Published August 14, 2019 | Version v1
Conference paper Open

Enabling Standalone FPGA Computing

  • 1. School of Computer Science, The University of Manchester, Manchester, UK

Description

One of the key obstacles in the advancement of large-scale distributed FPGA platforms is the ability of the accelerator to act autonomously from the CPU, whilst maintaining tight coupling to system memory. This work details out efforts in decoupling the networking capabilities of the FPGA from CPU resources using a custom transport layer and network protocol. We highlight the reasons that previous solutions are insufficient for the requirements of HPC, and we show the performance benefits of offloading out transport into the FPGA fabric. our results show promising throughput and latency benefits and show competitive Flops being achievable for network dependent computing in a distributed environment. 

Files

HOTI_19_CR.pdf

Files (305.7 kB)

Name Size Download all
md5:ff794b122a9b8987f621af53450077b9
305.7 kB Preview Download

Additional details

Funding

ExaNeSt – European Exascale System Interconnect and Storage 671553
European Commission