Published April 30, 2020 | Version v1
Journal article Open

A Novel Low Power 8-Bit Binary Weighted Charge Steering DAC with Integrated Power Supply using CMOS

  • 1. Assistant Professor, GSSSIETW, Mysore, Department Electrical & Electronics.
  • 2. Professor, TOCE, Bangalore
  • 1. Publisher

Description

the design and implementation of binary weighted charge steering DAC architectures is discussed in this paper. Charge steering DAC were designed and successfully implemented in CMOS 90nm and 180nm technology. For bigger planning contrasts there is an exchange off between powerful number of bits, and equipment cost and basic way. Taking everything into account, an 8 piece two fold weighted accuse directing DAC of coordinated force supply was effectively planned in 90 and 180nm CMOS innovation utilizing Cadence apparatuses. As indicated by the reproduction results, the proposed DAC is exceptionally straight with the most pessimistic scenario DNL of 0.99LSB and INL of 0.008LSB, and furthermore has low force utilization esteem 96.36mW.

Files

D6666049420.pdf

Files (1.2 MB)

Name Size Download all
md5:94878b71f5a447abd06e349e75e4cea8
1.2 MB Preview Download

Additional details

Related works

Is cited by
Journal article: 2249-8958 (ISSN)

Subjects

ISSN
2249-8958
Retrieval Number
D6666049420/2020©BEIESP