ANALYSIS OF 6T SRAM CELL USING FINFET AT NANOMETER REGIME
Creators
Description
The fast growing technology developments in the met al oxide semiconductor area have scaled down CMOS t o the sub 32nm regime. According to International Technol ogy Roadmap For Semiconductors projection by the 20 20,the printed gate lengths will scale down to 12nm. Inste ad of SiO2 with AL metal gate Hafnium Oxide [HFO2] can be used as a High k material. To increased chip functi onality demand,SRAM area have mostly exceed overal l chip area. The stability of SRAM cell depends on variati on in Process,Temperature and Voltage. This paper will discuss the detail about 6T SRAM stability in standby,read and write mode design considering Double Gate MOSF ET at 32nm technology node.
https://www.ijiert.org/paper-details?paper_id=140425
Files
1451926329_ICITDCEME-15.pdf
Files
(176.5 kB)
Name | Size | Download all |
---|---|---|
md5:e8d3839d385ef78d17e865453b64ddd1
|
176.5 kB | Preview Download |