Published April 10, 2020 | Version v1
Journal article Open

FIVE-TRANSISTOR SINGLE-PORT SRAM BIT CELL WITH HIGH SPEED AND LOW STANDBY CURRENT

  • 1. Department of Electronic Engineering, Hsiuping University of Science and Technology, Taichung City, Taiwan
  • 2. Department of Electrical Engineering, Hsiuping University of Science and Technology, Taichung City, Taiwan
  • 3. Department of Electrical Engineering, National Chung Hsing University Taichung City, Taiwan

Description

In this paper, a new five-transistor (5T) single-port Static Random Access Memory (SRAM) cell with voltage assist is proposed. Amongst them, a word line suppression circuit is designed to provide a voltage of the respective connected word line signal in a selected row cells lower than the power supply voltage VDD by a threshold voltage during a read operation, thereby to improve the read/write-ability of the cell. In addition, a voltage control circuit is coupled to the sources corresponding to driver transistors of each row memory cells. This configuration is aimed to control the source voltages of driver transistors under different operating modes. Specifically, during a read operation, a two-stage reading mechanism is engaged to increase the reading speed. Simulation results for the proposed cell design confirm that there is a conspicuous improvement in reading speed and power saving over the conventional SRAM cells, and fast writing also can be achieved.

Files

9418vlsi01.pdf

Files (1.3 MB)

Name Size Download all
md5:211d01b390377db691f1c7d358fc0737
1.3 MB Preview Download