Area, Delay and Power Comparison of Adder Topologies
Creators
- 1. Pondicherry University, India
- 2. Rajiv Gandhi College of Engineering and Technology, India
Description
Adders form an almost obligatory component of every contemporary integrated circuit. The prerequisite of the adder is that it is primarily fast and secondarily efficient in terms of power consumption and chip area. This paper presents the pertinent choice for selecting the adder topology with the tradeoff between delay, power consumption and area. The adder topology used in this work are ripple carry adder, carry lookahead adder, carry skip adder, carry select adder, carry increment adder, carry save adder and carry bypass adder. The module functionality and performance issues like area, power dissipation and propagation delay are analyzed at 0.12µm 6metal layer CMOS technology using microwind tool.
Files
3112vlsics13.pdf
Files
(1.4 MB)
Name | Size | Download all |
---|---|---|
md5:e094cbe2aaf975a598733531edc2dd0b
|
1.4 MB | Preview Download |