Published February 28, 2013
| Version v1
Journal article
Open
An Analytical Model for Fringing Capacitance in Double gate Hetero Tunnel FET and Analysis of effect of Traps and Oxide charges on Fringing Capacitance
Creators
- 1. Department of Electronics and Communication Engineering, National Institute of Technology Silchar, Silchar, India
Description
In this paper fringe capacitance of double hetero gate Tunnel FET has been studied. The physical model for fringe capacitance is derived considering source gate overlap and gate drain non overlap. Inerface trap charge and oxide charges are also introduced under positive bias stress and hot carrier stress and their effect on fringe capacitance is also studied. The fringe capacitance is significant speed limiter in Double gate technology. The model is tested by comparing with simulation results obtained from Sentauras TCAD simulations.
Files
3112vlsics01.pdf
Files
(253.3 kB)
Name | Size | Download all |
---|---|---|
md5:ae68427a78a2938cee6bc6afea30d0db
|
253.3 kB | Preview Download |