High Performance, Low Power Wallace Tree Multiplier
- 1. Professor, Department of Electronics and Communications Engineering, Vignana Bharathi Institute of Technology, Hyderabad (Telangana), India.
- 2. Students, Department of Electronics and Communication Engineering, Vignana Bharathi Institute of Technology, Hyderabad. (Telangana), India.
Contributors
Contact person:
- 1. Students, Department of Electronics and Communication Engineering, Vignana Bharathi Institute of Technology, Hyderabad. (Telangana), India.
Description
Abstract: An area-efficient high Wallace tree multiplier using adders is presented in this paper. The proposed Wallace tree multiplier is designed using logic gates and adders. The design is implemented in Cadence Virtuoso using a 45-nm technology library. The proposed design offers reduced delay and higher performance than conventional multipliers using carry-save adders with majority-based gate adder logic. The design also offers a reduced transistor count of 12, which is minimal compared to that of the conventional design. One of the fundamental building blocks of many VLSI applications is multipliers. To enhance the performance of circuits and systems, the design of multipliers is very important. The key feature of a high-performance Wallace tree multiplier lies in its efficient reduction of partial product additions. By utilising a combination of carry-save and carry-propagate adders, it minimises the critical path delay and maximises the speed of multiplication. Additionally, advanced optimisation techniques such as parallel prefix adders and parallel carry-save adders can be employed to further improve performance.
Notes
Files
B76710712223.pdf
Files
(532.7 kB)
Name | Size | Download all |
---|---|---|
md5:0b71dd54757579c6a7a6ec61279fdac8
|
532.7 kB | Preview Download |
Additional details
Related works
- Is cited by
- Journal article: 2277-3878 (ISSN)
References
- Himanshu Bansal, K. G. Sharma*, Tripti Sharma ECE department, MUST University, Lakshmangarh, Sikar, Rajasthan, India. Wallace Tree Multiplier Designs: A Performance Comparison Review. ISSN 2222-1727 (Paper) Vol.5, No.5, 2014.
- S. Kaviya, D. Kumar PG Scholar, Assistant Professor, Department of ECE, P.A. College of Engineering and Technology Pollachi, Tamil Nadu, India. Design of an Efficient Multiplier Using Transistor Level Modified Adders. Journal of VLSI Design and Signal: 2581-8449Volume 5 Issue 2.K.
- Jothimani S; Mugunthan M; Kishore Kumar M; Harish Krithik Roshan S. VLSI Design of Majority Logic based Wallace Tree Multiplier. DOI: 10.1109/ICCMC56507.2023.10083704.
- Sameer Dwivedi, Dr.Neelam Rup Prakash, "Design of an Energy Efficient Half Adder" .International Journal of Scientific & Engineering Research ,Volume 7,Issue 7.
Subjects
- ISSN: 2277-3878 (Online)
- https://portal.issn.org/resource/ISSN/2277-3878#
- Retrieval Number: 100.1/ijrte.B76850712223
- https://www.ijrte.org/portfolio-item/B76850712223/
- Journal Website: www.ijrte.org
- https://www.ijrte.org/
- Publisher: Blue Eyes Intelligence Engineering and Sciences Publication (BEIESP)
- https://www.blueeyesintelligence.org/