Published October 29, 2022 | Version v1
Journal article Open

SYNTHESIS AND FPGA VALIDATION OF PARALLEL PREFIX ADDERS

  • 1. M Tech Student, Dept. of Electronics and Communication Engineering,R. V. College Of Engineering, Bengaluru.
  • 2. Associate Professor, Dept. of Electronics and Communication Engineering, R. V. College Of Engineering, Bengaluru.

Description

In this work, the design implementation, functionality testing, design synthesis and bitstream generation of various n-bit adder architecture of RCA, CLA, CSkA and KSA. And addresses various forms of adders which include Ripple-carry (RCA), Carry-lookahead (CLA), Carry-skip (CSkA), and Kogge-stone (KSA) adders. Certain design restrictions for digital VLSI circuits, such speed and area, can be satisfied using these adders. All the mentioned adder are designed using Verilog HDL, implemented the same on Xilinx Vivado 2018.2, functionality test is carried out by writing testbench, bitstream generated for the same and synthesized using Cadence genus.

 

Files

14.pdf

Files (496.7 kB)

Name Size Download all
md5:8f2ad3545f9cb3011b5e29c2efeed5ac
496.7 kB Preview Download