Compressor based approximate multiplier architectures for media processing applications
Description
Approximate computing is an attractive technique to gain substantial improvement in the area, speed, and power in applications where exact computation is not required. This paper proposes two improved multiplier designs based on a new 4:2 approximate compressor circuit to simplify the hardware at the partial product reduction stage. The proposed multiplier designs are targeted towards error-tolerant applications. Exhaustive error and hardware analysis has been carried out on the existing and proposed multiplier designs. The results prove that the proposed approximate multiplier architecture performs better than the existing architectures without significant compromise on quality metrics. Experimental results show that die-area and power consumed are reduced up to 28%, and 25.29% respectively in comparison with the existing designs without significant compromise on accuracy.
Files
24 1570660238 24280 ES 21dec 19dec 14jul L.pdf
Files
(786.9 kB)
Name | Size | Download all |
---|---|---|
md5:8190b28ece36e7bb207ec473486492dd
|
786.9 kB | Preview Download |