Hybrid memristor-CMOS implementation of logic gates design using LTSpice
Creators
- 1. Universiti Teknologi MARA
Description
In this paper, a hybrid memristor-CMOS implementation of logic gates simulated using LTSpice. Memristors' implementation in computer architecture designs explored in various design structures proposed by researchers from all around the world. However, all prior designs have some drawbacks in terms of applicability, scalability, and performance. In this research, logic gates design based on the hybrid memristor-CMOS structure presented. 2-inputs AND, OR, NAND, NOR, XOR, and XNOR are demonstrated with minimum components requirements. In addition, a 1-bit full adder circuit with high performance and low area consumption is also proposed. The proposed full adder only consists of 4 memristors and 7 CMOS transistors. Half design of the adder base on the memristor component created. Through analysis and simulations, the memristor implementation on designing logic gates using memristor-CMOS structure demonstrated using the generalized metastable switch memristor (MSS) model and LTSpice. In conclusion, the proposed approach improves speed and require less area.
Files
18 22910 ED 6oct 14apr Y.pdf
Files
(696.5 kB)
Name | Size | Download all |
---|---|---|
md5:0e45fbec0ec03d55315c6dd5b1bcc657
|
696.5 kB | Preview Download |