250 MHz Multiphase Delay Locked Loop for Low Power Applications
Creators
- 1. Mody University of Science and technology
- 2. Chandigarh College of Engineering and Technology
Description
Delay locked loop is a critical building block of high speed synchronous circuits. An improved architecture of amixed signaldelay locked loop (DLL) is presented here. In this DLL, delay cell based on single ended differential pair configuration is used for voltage controlled delay line (VCDL) implementation. This delay cell provides a high locking range with less phase noise and jitter due to differential pair configuration.For increasing the acquisition range and locking speed of the DLL, modified true single phase clock (TSPC) based phase frequency detector is used. The proposed design is implemented at 0.18 um CMOS technology and at power supply of 1.8 V . It has power consumption of 1.39 mW at 125 center frequency with locking range from 0.5 MHz to 250 MHz . MHz
Files
48 8Sep17 17Mar 15064-30051-1-RV (edit).pdf
Files
(411.0 kB)
Name | Size | Download all |
---|---|---|
md5:d678a25002ee531c63aad6c0bbc55cb4
|
411.0 kB | Preview Download |