Published December 3, 2018 | Version v1
Conference paper Open

25 Years of Turbo Codes: From Mb/s to beyond 100 Gb/s

  • 1. Department of Electrical and Computer Engineering, Technische Universitaet Kaiserslautern
  • 2. IMT Atlantique, Department of Electronics

Description

In this paper, we demonstrate how the development of parallel hardware architectures for turbo decoding can be continued to achieve a throughput of more than 100 Gb/s. A new, fully pipelined architecture shows better error correcting performance for high code rates than the fully parallel ap-proaches known from the literature. This is demonstrated by comparing both architectures for a frame size K = 128 LTE turbo code and a frame size K = 128 turbo code with parity puncture constrained interleaving. To the best of our knowledge, an investigation of the error correcting performance at high code rates of fully parallel decoders is missing from the literature. Moreover, place & route results for a case study implementation of the new architecture on 28 nm technology show a throughput of 102:4 Gb/s and an area efficiency of 4:34 Gb/s making it superior to reported implementations of other parallel decoder hardware architectures.

Files

25-years-turbo.pdf

Files (442.4 kB)

Name Size Download all
md5:78807b3c5a18f97b641170dcb9cb40ad
442.4 kB Preview Download

Additional details

Funding

EPIC – Enabling Practical Wireless Tb/s Communications with Next Generation Channel Coding 760150
European Commission