LOW POWER FOLDED CASCODE OTA
Creators
- 1. FET, Mody Institute of Technology & Science, Lakshmangarh, Sikar-322331, INDIA
- 2. Departmaent of E.C.E, Ambedkar Institute of Technology, New Delhi-110031, INDIA
Description
Low power is one of the key research area in today’s electronic industry. Need of low power has created a major pattern shift in the field of electronics where power dissipation is equally important as area, performance etc. Several low power portable electronic equipments, low voltage design techniques have been developed and have driven analog designers to create techniques eg. Self cascode mosfet and stacking technique. For this aim in mind we designed a Folded Cascode using low power techniques and analyzed its various properties through the Spice simulations for 0.13 micron CMOS technology from TSMC and the supply voltage 1.8V.
Files
3112vlsics11.pdf
Files
(233.6 kB)
Name | Size | Download all |
---|---|---|
md5:bc6098cd18444839762a98cff6ec265c
|
233.6 kB | Preview Download |