Published December 30, 2016
| Version v1
Journal article
Open
VLSI IMPLEMENTATION OF AREA EFFICIENT 2-PARALLEL FIR DIGITAL FILTER
Description
This paper aims to implement an area efficient 2-parallel FIR digital filter. Xilinx 14.2 is used for synthesis and simulation. Parallel filters are designed by using VHDL. Comparison among primary 2–parallel FIR digital filter and area efficient 2-parallel FIR digital filter has been done. Since adders are less weight in term of silicon area, compare to multipliers. Therefore multipliers are replaced with adders for reducing area and speed of the filter. 2-parallel FIR filter is used in digital signal processing (DSP) application.
Files
7616vlsi02.pdf
Files
(603.9 kB)
Name | Size | Download all |
---|---|---|
md5:548472e8e4dc7874d0984020b4793418
|
603.9 kB | Preview Download |