Published December 21, 2017
| Version v1
Journal article
Open
Design of Novel CMOS DCCII with Reduced Parasitics and its All-Pass Filter Applications
- 1. Department of Electrical and Electronics Engineering, Marmara University, Goztepe, Istanbul, 34722, Turkey
- 2. Department of Earthquake Engineering, Indian Institute of Technology, Roorkee-247667, India
- 3. Department of Telecommunications, Brno University of Technology, Technicka 3082/12, 616 00 Brno, Czech Republic
- 4. Department of Management Information Systems, Bogazici University, Bebek, Istanbul, 34342, Turkey
Description
In this paper, a novel translinear loop based, high performance Complementary Metal-Oxide-Semiconductor (CMOS) second-generation differential current conveyor (DCCII) is introduced. By using super source follower transistors, very low equivalent impedances are obtained at input terminals xn and xp. In addition, new voltage-mode (VM) and current-mode (CM) first-order all-pass filters (APFs) are proposed to highlight the performance of the designed CMOS DCCII. The designed CMOS implementation is simulated with HSpice using AMS 0.35 μm real process parameters. It consumes only 1.3 mW power with using ±1.25 V power supply voltages. The simulation results of the proposed CMOS DCII circuit and the experimental results for designed VM APF are in very good agreement with the theoretical ones.
Files
10.5755_j01.eie.22.6.17222.pdf
Files
(712.1 kB)
Name | Size | Download all |
---|---|---|
md5:8770c2deae80c1b98afc6add21b60ab5
|
712.1 kB | Preview Download |