Published January 22, 2008 | Version 8413
Journal article Open

Delay and Energy Consumption Analysis of Conventional SRAM

Description

The energy consumption and delay in read/write operation of conventional SRAM is investigated analytically as well as by simulation. Explicit analytical expressions for the energy consumption and delay in read and write operation as a function of device parameters and supply voltage are derived. The expressions are useful in predicting the effect of parameter changes on the energy consumption and speed as well as in optimizing the design of conventional SRAM. HSPICE simulation in standard 0.25μm CMOS technology confirms precision of analytical expressions derived from this paper.

Files

8413.pdf

Files (681.0 kB)

Name Size Download all
md5:e7d6990b1a260f05f562782226a10c85
681.0 kB Preview Download

Additional details

References

  • S. P. Cheng, S. Y. Huang "A Low-Power SRAM Design Using Quiet- Bitline Architecture" Proc. of IEEE Int-l Workshop on Memory Technology Design and Testing, 2005.
  • A. Karandikar and K. K. Parhi, "Low power SRAM design using hierarchical divided bit-line approach," in Proc. Int. Conf. Computer Design: VLSI in Computers and Processors, 1998, pp. 82-88.
  • B. D. Yang, L. S. Kim, "A Low-Power SRAM Using Hierarchical Bit Line and Local Sense Amplifiers" IEEE J. Solid State Circuits, Vol. 40, pp. 1366-1376, June 2005.
  • J. K. Martin "Digital Integrated Circuit Design" Oxford University Press, New York, 2000, pp. 180-182.