Published April 2, 2022 | Version pre-print
Journal article Open

Evaluating Architectural, Redundancy, and Implementation Strategies for Radiation Hardening of FinFET Integrated Circuits

  • 1. Tallinn University of Technology
  • 2. UFRGS
  • 3. CMU
  • 4. Politecnico di Torino

Description

In this article, authors explore radiation hardening techniques through the design of a test chip implemented in 16-nm FinFET technology, along with architectural and redundancy design space exploration of its modules. Nine variants of matrix multiplication were taped out and irradiated with neutrons. The results obtained from the neutron campaign revealed that the radiation-hardened variants present superior resiliency when either local or global triple modular redundancy (TMR) schemes are employed. Furthermore, simulation-based fault injection was utilized to validate the measurements and to explore the effects of different implementation strategies on failure rates. We further show that the interplay between these different implementation strategies is not trivial to capture and that synthesis optimizations can effectively break assumptions about the effectiveness of redundancy schemes.

Files

FINAL VERSION.pdf

Files (1.4 MB)

Name Size Download all
md5:924991662005f52c188996d44a502198
1.4 MB Preview Download

Additional details

Funding

European Commission
PERIOD - Pursuing Efficient Reliability of Object Detection for automotive and aerospace applications 886202