Design and Implementation of FPU for Optimised Speed
Creators
- 1. P.G. Student, Department of ECE, Adhiyamaan College of Engineering, Hosur, Tamil nadu, India.
- 2. Associate Professor, Department of ECE, Adhiyamaan College of Engineering, Hosur, Tamil nadu, India
Contributors
- 1. Publisher
Description
Currently, each CPU has one or additional Floating Point Units (FPUs) integrated inside it. It is usually utilized in math wide-ranging applications, such as digital signal processing. It is found in places be established in engineering, medical and military fields in adding along to in different fields requiring audio, image or video handling. A high-speed and energy-efficient floating point unit is naturally needed in the electronics diligence as an arithmetic unit in microprocessors. The most operations accounting 95% of conformist FPU are multiplication and addition. Many applications need the speedy execution of arithmetic operations. In the existing system, the FPM(Floating Point Multiplication) and FPA(Floating Point Addition) have more delay and fewer speed and fewer throughput. The demand for high speed and throughput intended to design the multiplier and adder blocks within the FPM (Floating point multiplication)and FPA(Floating Point Addition) in a format of single precision floating point and double-precision floating point operation is internally pipelined to achieve high throughput and these are supported by the IEEE 754 standard floating point representations. This is designed with the Verilog code using Xilinx ISE 14.5 software tool is employed to code and verify the ensuing waveforms of the designed code.
Files
C6444029320.pdf
Files
(2.0 MB)
Name | Size | Download all |
---|---|---|
md5:92a619e6a0906b758866dc41613a7437
|
2.0 MB | Preview Download |
Additional details
Related works
- Is cited by
- Journal article: 2249-8958 (ISSN)
Subjects
- ISSN
- 2249-8958
- Retrieval Number
- C6444029320/2020©BEIESP