Published October 5, 2020 | Version v1
Journal article Open

Low Power High Speed Vedic Techniques in Recent VLSI Design – A Survey

  • 1. Department of ECE, BNMIT, Bangalore, India

Description

Advancement in the Artificial Intelligence (AI) and Machine Learning (ML) has influenced complex designs to be integrated in Very Large-Scale Integration (VLSI) Design. Designers are concentrating on high speed and low power techniques to facilitate the needs of the technology requirements. In multiple AI applications, Digital Signal Processor is the building block, optimization of it may solve the issues related to computation of the data signal at faster rate consuming less power using Vedic mathematics. In this paper, a detailed review is made on recent applications of Vedic Mathematics in the domain of VLSI to yield novel design, efficient architecture for Squarer, Multiplier, Arithmetic unit, Cubic and divider circuits along with their crucial performance criteria. It is deduced that the use of Vedic Sutras in formulating algorithms for digital logic circuit design has led to simplified architecture and yielded higher speed, low power consumption and enhanced efficiency of operation.

Notes

To view and download the paper for free, visit: http://pices-journal.com/ojs/index.php/pices/article/view/226

Files

V4I6-PICES0029.pdf

Files (252.7 kB)

Name Size Download all
md5:00f94e0677a1cc383ce5cb5c35d274f5
252.7 kB Preview Download

Additional details

Related works

Is derived from
Journal article: http://pices-journal.com/ojs/index.php/pices/article/view/226 (URL)
Is documented by
Journal article: urn:nbn:de:101:1-2020110519410031301404 (URN)