Published November 1, 2018 | Version v1
Journal article Open

Design and Analysis of CMOS Low Noise Amplifier Circuit for 5-ghz Cascode and Folded Cascode in 180nm Technology

  • 1. Department of ECE., G.P.R.E.C, India

Description

This paper is about Low noise amplifier topologies based on 0.18µm CMOS technology. A common source stage with inductive degeneration, cascode stage and folded cascode stage is designed, simulated and the performance has been analyzed. The LNA’s are designed in 5GHz. The LNA of cascode stage of noise figure (NF) 2.044dB and power gain 4.347 is achieved. The simulations are done in cadence virtuoso spectre RF.

Files

17894-37656-2-PB.pdf

Files (900.1 kB)

Name Size Download all
md5:c8af2ca89f4739c86244ade391c2f6a9
900.1 kB Preview Download