# A nine-switch nine-level converter new topology with optimal modulation control

Radouane Majdoul<sup>1</sup>, Abelwahed Touati<sup>2</sup>, Abderrahmane Ouchatti<sup>3</sup>, Abderrahim Taouni<sup>4</sup>, Elhassane Abdelmounim<sup>5</sup>

<sup>1,2</sup>Laboratory of Structural Engineering, Intelligent Systems & Electrical Energy in ENSAM, Hassan 2 University Casablanca, Morocco

<sup>3.4</sup>Laboratory of Electrical Systems & Control Engineering at Aïn Chock Science faculty- Hassan 2 University Casablanca, Morocco

<sup>5</sup>Laboratory of System Analysis and Information Technology in Science & Technical faculty, Hassan 1 University Settat, Morocco

## Article Info

Article history:

Received Dec 30, 2020 Revised Mar 14, 2021 Accepted Mar 26, 2021

#### Keywords:

High voltage Multilevel inverter Multilevel modulation Power electronic converter Switching loss Voltage stress

# ABSTRACT

Multilevel power converters are becoming increasingly used in several sectors: energy, grid-tie renewable energy systems, High voltage direct current (HVDC) power transmission, and a multitude of industrial applications. However, the multilevel converters consist of several drives and a high number of power switches, which leads to a considerable cost and an increased size of the device. Thus, a novel topology of a multilevel bidirectional inverter using a reduced number of semiconductor power components is proposed in this paper. Without any diode clamped or flying capacitor, only nine switches are used to generate nine voltage levels in this new topology. The proposed multilevel converter is compared with the conventional structures in terms of cost, the number of active power switches, clamped diodes, flying capacitors, DC floating capacitors, and the number of DC voltage sources. This comparative analysis shows that the proposed topology is suitable for many applications. For optimum control of this multilevel voltage inverter and to reduce switching losses in power semiconductors, a hybrid modulation technique based on fundamental frequency modulation and multi-carrier-based sinusoidal pulse-width modulation schemes is performed. The effectiveness of the proposed multilevel power converter is verified by simulation results.

This is an open access article under the <u>CC BY-SA</u> license.



#### Corresponding Author:

Radouane Majdoul Laboratory of Structural Engineering, Intelligent Systems & Electrical Energy ENSAM, Hassan 2 University 115 Nil Street, Sidi Othmane Casablanca, Morocco Email: Radouane.majdoul@univh2c.ma

## 1. INTRODUCTION

The increasing progress of fully controlled semiconductor technology continues to have a positive impact on the development of many electronic devices and advanced power electronic converters. The continuous development of power electronics presents cost-effective opportunities for realize and implement many structures and topologies of multilevel power converters. Due to this, multilevel inverters have received increased attention in both academia and industry nowadays as one of the optimal solutions to power conversion for medium and high power applications: energy, grid-tie renewable energy systems, high voltage direct current (HVDC) bulk power transmission, Static compensators, Unified power flow

controllers, Flexible AC transmission systems [1], induction heating power supplies, motor drives in railways, urban and ship transport. All these applications require medium or high power and voltage with increased performance. For a medium or high voltage grid, it is difficult or even impossible to find a power semiconductor switch with equivalent voltage withstands. As a result, a multilevel power structure has been introduced as a judicious alternative in high power and medium voltage situations [2]. The so-called multilevel structures generate several voltage levels at the converter output by the proper combinations of multiple input DC sources and power semiconductor devices [3].

Compared to two-level inverters, the multilevel topologies offer many benefits and better operations such as [4]-[6], a) lower switching power loss as a result of lower switching frequency, b) improved output quality, c) low distortion of the output voltage, d) reduction of the voltage stress (dv/dt), e) lower total harmonic distortion (THD), f) low harmonic contents, g) low electromagnetic interference outputs, and h) reduced output filter size. The selected switching technique to control the inverter will also have an effective role on harmonic elimination while generating the ideal output voltage.

Unfortunately, multilevel power converters have a major disadvantage: The number of semiconductor power switches, drivers and passive components required for achieving these topologies increases with the number of desired levels and the complexity of their structure is thereby increased.

There are three types of conventional multilevel inverter topologies mostly applied in industrial applications: The neutral point clamped (NPC) type shown in Figure 1 (a), the flying capacitor (FC) type in Figure 1 (b), and the cascaded H-bridge converters (CHB) type with separate and isolated DC supplies as shown in Figure 1 (c) [7]-[10]. The NPC multilevel converters use more active semiconductor switches and clamping diodes when the number of voltage levels increases, thus causing more conduction power loss and generating reverse recovery currents that affect the switching losses of other devices [11]. The DC-link voltage balancing problem is another issue for higher levels NPC converters. In the FC multilevel converters, the increased number of capacitors with high voltage caliber leads to bulky equipment, high cost, and a complex control method to balance the voltages of both flying and DC-link capacitors. In CHB multilevel structures, the need to use several isolated DC sources presents a major constraint. This will lead to the impracticality of this topology type since more isolated DC sources are required. Moreover, cascaded structures with asymmetric power supplies produce more voltage levels but many switches (in high voltage cells) need to withstand high voltage stress [12].

In the last decennia, many types of multilevel topologies were developed and received more attention from many researchers. They propose several structures of modular multilevel converters (MMC) and hybrid multilevel converters (HMC). The active neutral point clamped type is one of the most popular HMC that combines NPC and FC structures. The authors of [11] propose a 7S-5L-ANPC topology with only seven switches by leg: one interrupter and ten clamping diodes less than the NPC structure. In [13], the researchers upgrade the structure of 8S-5L-ANPC to an interesting 10S-9L-MANPC topology by adding a two-level converter leg but they still use a flying capacitor. Others have chosen to treat different modular structures of multilevel converters [14]-[17].

The main objective of this work is to propose a new topology of the Multilevel Inverter, significantly decrease the number of the active power switches and reduce the Switching losses which are directly linked to high-frequency PWM operation. Based on this, a novel Nine-Switch Nine-Level inverter is developed. Our proposed topology generates a staircase output voltage waveform with nine levels using only nine switches, much less than sixteen active switches used in the equivalent conventional topology and without an excessive number of clamping diodes or flying capacitors used in NPC, FC, MMC, or Hybrid topologies. The reduced cost, volume, and control complexity of this novel solution will certainly lead to its adoption in various medium and high voltage industrial applications.

The rest of the paper is organized as follows: Section 2 presents the operating principle of the nineswitch nine-level proposed topology. A comparison between our multilevel inverter and five topologies ANPC, NPC, FC, CHB, and MMC in terms of the number of required components, system volume, device voltage stress, and efficiency is also developed. Section 3 develops a hybrid multilevel pulse with modulation method (HMPWM) for controlling the active swithes of our asymmetrical power structure. We propose a block diagram of the proposed HMPWM circuit controlling the nine semiconductor switches in the end of this section. In Section 4, the verification and simulation results are reported. The different illustrations justify the correct operation and the efficiency of our complete multilevel solution. Finally, this paper is concluded in Section V.



Figure 1. The conventional multilevel topologies, (a) NPC type; (b) flying capacitors type; (c) cascade Hbridge type, (d) modular multilevel converters type

# 2. OPERATING PRINCIPLES OF THE PROPOSED NINE-SWITCH NINE-LEVEL VOLTAGE INVERTER 9S-9L-MLI

# 2.1. Development of new multilevel structure from the basic modules

During the last few years, several multilevel structures based on NPC, FC, CHB topologies have been studied and investigated in the literature review. Modular multilevel converters (MMC) have been developed by assembling several submodules and the number of the basic units depends on the desired quality of the output signal and the voltage rating of the switches. Each of the cited topologies have benefits and limitations and can be classified into two categories: Topologies with inherent negative voltage levels and topologies with negative voltage levels by H-bridge [18].

There are some main submodules that can be used as basic units to implement other multilevel structures and topologies. In the following, we are interested in the concepts of the development of new multilevel structures from the basic modules.

The half-bridge structure represents the elementary submodule (SM1) in power electronics. SM1 shown in Figure 2 (a), has two modes and generates two voltage levels ( $V_{DC}$  or 0) at output terminals (a, c). The switches S1 & S2 need to withstand the voltage stress of  $V_{DC}$ . In Figure 1 (b), the called H-bridge submodule (SM2) is designed by combining two submodules (SM1) in parallel and operates one DC source. SM2 can generate three voltage levels ( $V_{DC}$ , 0, - $V_{DC}$ ) at the output terminals (a, b) and each of the four switches also needs to withstand the voltage stress of  $V_{DC}$ . The combination of two submodules (SM1) mounted in antiparallel, allows the creation of a new submodule (SM3) shown in Figure 2 (c). The T-type derived submodule SM3 provides three unipolar voltage levels (0,  $V_{DC}$ ,  $2V_{DC}$ ) at terminals (a, b) or two bipolar levels ( $V_{DC}$ , 0, - $V_{DC}$ ) at terminals (a, d). This derived submodule operates with two DC sources and the switches must have the ability to block  $V_{DC}$  for S3 and  $2V_{DC}$  for (S1, S2).

The vertical parallel arrangement of submodules SM1 and SM3 leads to the creation of the T-Bridge derived module as depicted in Figure 3. In this topology, the T-type submodule generates three unipolar voltage levels ( $2V_{DC}$ ,  $V_{DC}$ , 0). The addition of submodule SM1 (S3, S4) makes these voltages bipolar. So, the output voltage can have five levels ( $2V_{DC}$ ,  $V_{DC}$ , 0,  $-V_{DC}$ ,  $-2V_{DC}$ ).

Compared to five-level converters in classical topologies (NPC, FC, CHB, or MMC), the T-Bridge uses only five active switches instead of eight and more other components like clamping diodes, flying capacitors and isolated DC sources. In NPC topology, the control strategy to keep voltages of each clamping point is complicated. Additionally, reverse recovery currents from clamping diodes will increase the switching losses of the system. In the five-level flying-capacitor or five-level modular multilevel converter topologies, the increased number of capacitors leads to an increased cost and volume of the system as well as a complex control method to balance the voltages of both DC-link capacitors and FCs [18]-[21].

In the T-Bridge topology, the five power switches are implemented with different voltage stress: S1, S2, S3, and S4 need to block unipolar voltage  $2V_{DC}$  whereas the switch S5 needs to block bipolar voltages  $V_{DC}$  and  $-V_{DC}$ . Therefore, to increase the number of voltage levels we have the idea of hybridizing in a single structure two sub-circuits: Our designed multi-T-type derived module and a half-bridge submodule. So, we propose a new topology of a nine-level inverter using only nine switches as depicted in Figure 4.



Figure 2. Main submodules (SMs) used as basic units of multilevel converters: (a) SM1, half-bridge; (b) SM2, H-bridge; (c) SM3, T-type derived submodule



Figure 3. Submodule SM4: T-bridge derived module for generating five voltage levels



Figure 4. Scheme of nine-switch nine-level voltage inverter

# 2.2. Basic operating principle of 9S-9L voltage inverter

The proposed topology is composed of two asymmetric sub-circuits with a different number of power switches: Multi T-type and Half-bridge submodules. Table 1 and Figure 5 illustrate the switch states and electric schemes for each voltage level output. The concept of our topologie can be simply extended to obtain more voltage levels.

| $V_{ab}$    | Switches States |       |       |       |       |       |       |       |       |
|-------------|-----------------|-------|-------|-------|-------|-------|-------|-------|-------|
|             | $S_1$           | $S_2$ | $S_3$ | $S_4$ | $S_5$ | $S_6$ | $S_7$ | $S_8$ | $S_9$ |
| $4V_{DC}$   | 1               | 1     | 0     | 0     | 0     | 0     | 0     | 1     | 0     |
| $3V_{DC}$   | 0               | 1     | 1     | 0     | 0     | 0     | 0     | 1     | 0     |
| $2V_{DC}$   | 0               | 0     | 0     | 1     | 0     | 0     | 0     | 1     | 0     |
| $V_{DC}$    | 0               | 0     | 0     | 0     | 1     | 1     | 0     | 1     | 0     |
| 0           | 0               | 0     | 0     | 0     | 1     | 0     | 1     | 1     | 0     |
| 0           | 1               | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 1     |
| $-V_{DC}$   | 0               | 1     | 1     | 0     | 0     | 0     | 0     | 0     | 1     |
| $-2V_{DC}$  | 0               | 0     | 0     | 1     | 0     | 0     | 0     | 0     | 1     |
| $-3V_{DC}$  | 0               | 0     | 0     | 0     | 1     | 1     | 0     | 0     | 1     |
| $-4 V_{DC}$ | 0               | 0     | 0     | 0     | 1     | 0     | 1     | 0     | 1     |

| Table 1. Switches states for nine output voltage lev | els |
|------------------------------------------------------|-----|
|------------------------------------------------------|-----|



Figure 5. Schemes of the five switching states for the seven switches of the multi T-type sub-circuit: (a)  $V_{a n} = 4V_{DC}$ ; (b)  $V_{a n} = 3V_{DC}$ ; (c)  $V_{a n} = 2V_{DC}$ ; (d)  $V_{a n} = V_{DC}$ ; (e)  $V_{a n} = 0V$ 

#### 2.3. Comparison between our 9S-9L voltage inverter and the four conventional multilevel topologies

To better illustrate the advantage of the proposed topology, it is important to make a comparison between our 9S-9L voltage inverter (VI) and five developed nine-level voltage Inverter types. The proposed multilevel inverter synthesizes nine voltage levels at the output terminals using only nine active switches. In parallel, sixteen active switches and more other components are needed in classical topologies. The comparison of this nine-level inverter with other existing nine-level topologies is summarized in Table 2.

| Table 2. Comparison between our 9S-9LVI, 9L-MANPC [12], 9L-NPC VI, 9L-FC VI, 9L-CHB | VI and 9L- |
|-------------------------------------------------------------------------------------|------------|
| MMC VI in terms of system volume                                                    |            |

|                     |         |               | terms or syste. |          |              |           |  |
|---------------------|---------|---------------|-----------------|----------|--------------|-----------|--|
|                     | 9S-9LVI | 9L-MANPC [12] | 9L-NPC VI       | 9L-FC VI | I 9L-CHB VI  | 9L-MMC VI |  |
| Actives switches    | 9       | 10            | 16              | 16       | 16           | 16        |  |
| Clamped diodes      | 0       | 0             | 56              | 0        | 0            | 0         |  |
| Flying capacitors   | 0       | 1             | 0               | 28       | 0            | 8         |  |
| DC sources or DC    | 4       | 3             | 8               | 8        | 4 (isolated  | Q         |  |
| floating capacitors | 4       | 5             | 0               | 0        | DC supplies) | 0         |  |

NOTE: Instead of four DC sources in Figure 4, the proposed topology can be used with a single DC source and four floating DC capacitors that can generate all required voltage levels.

It is clear that our topology is less bulky and uses less electronic components and devices than any other topologies. Moreover, it is noticeable that in our proposed topology the switches need to withstand different voltage stress:

- a. Switches S1, S2, S5 and S7 must be able to block an unipolar voltage equal to  $V_{DC}$ ;
- b. Switches S3 and S6 must be able to block a bipolar voltage  $V_{DC}$  and  $-V_{DC}$ ;
- c. S4 must withstand a bipolar voltage of  $2V_{DC}$  and  $-2V_{DC}$ ;
- d. S8 and S9 must have a voltage withstand of  $4V_{DC}$ . Fortunately, these two last switches commute at the fundamental frequency. Thus, this operation leads to a significant reduction in switching power losses in these switches.

# 3. PROPOSED HYBRID MULTILEVEL PWM CONTROL STRATEGY

For this singular multilevel topology, especial multilevel modulation control is needed and must be developed. There are many publications presenting different modulation techniques to improve the control dynamics, harmonics characteristics, filter size, and the switching losses. The multi-carrier-based sinusoidal pulse-width modulation (MSPWM) scheme is one of the most used modulation methods in multilevel inverters [22]. In general, the MSPWM technique is classified into two conventional categories:

- a. Level-shifted PWM (LS-PWM) where the n triangular carrier bands are distributed between -1 and 1 with the same magnitude 2/n;
- b. Phase-shifted PWM (PS-PWM) Method uses n triangular carrier bands with the same magnitude but different phase shifts [23]. The N triangular carrier bands of each SM are shifted by  $2\pi/n$  incrementally.

As shown in Figure 4, our 9S-9L voltage inverter has an asymmetric structure composed of two subcircuits. The Multi T-type sub-circuit provides a unipolar staircase output voltage  $V_{an}$  in  $(4V_{DC}, 3V_{DC}, 2V_{DC}, V_{DC}, 0)$ . The second sub-circuit composed of the two switches S8 and S9 generates two voltage levels (0, 4VDC) at the output terminal (b, n). Therefore, in the developed multilevel PWM control, each sub-circuit operates with a dedicated reference signal in order to produce a voltage with sinusoidal modulation waveform at the output terminal (a, b). Thus, we implement a Hybrid Multilevel PWM (HMPWM) consisting of a combination of modified MSPWM and fundamental frequency modulation (FFM). As depicted in Figure 6 (b), the FFM method clamps the switches S8 and S9 to a high or low state depending on the sign of the sinusoidal fundamental output signal: the switch S8 is ON in the first half-cycle (0 to T/2) and S9 is high state during second half-cycle (T/2 to T).

So, in the first half-cycle, the fundamental of  $v_{an}$  and  $v_{bn}$  can be written as follows:

$$v_{1an}(t) = 4V_{DC} * M * \sin \omega t, 0 \le M \le 1$$
(1)

where M defines the PWM Modulation Index.

$$v_{bn}(t) = 0 \tag{2}$$

$$v_{1ab}(t) = 4V_{DC} * M * \sin \omega t \tag{3}$$

The modified reference modulation signal  $V_{HMPWM}$  must have the following expression in the first half-cycle

$$V_{\text{HMPWM}}(t) = M * \sin \omega t, \ 0 \le M \le 1 \tag{4}$$

in the second half-cycle, the switch S9 is in high state, the second sub-circuit produces  $4V_{DC}$  at terminal (b, n) and we have to maintain for the fundamental voltage  $v_{1ab}$  the same sinusoidal expression in (3).

$$v_{bn}(t) = 4V_{DC} \tag{5}$$

$$v_{1an}(t) = v_{1ab}(t) + v_{bn}(t) \tag{6}$$

Based on (3), (4), and (5) we demonstrate the expression that the fundamental of  $v_{an}$  must have in the second half-cycle:

$$v_{1an}(t) = 4V_{DC} * (1 + M * \sin \omega t)$$
(7)

Thus, the signal  $V_{HMPWM}$  must have the (8) expression:

$$V_{\rm HMPWM}(t) = 1 + M * \sin \omega t \tag{8}$$

Finally, we deduce the modified reference modulation signals controlling the two sub-circuits from the sinusoidal reference modulation signal shown in Figure 6 (a):

a. In Figure 6 (b), the fundamental frequency modulation signal  $V_{FFM}$  for control of the two switches of the second sub-circuit:

$$V_{FFM}(t) = \frac{1 + sgn(V_{SRM}(t))}{2}$$
  
with  $sgn(v) = \begin{cases} 1 \text{ when } v \ge 0\\ -1 \text{ when } v < 0 \end{cases}$ 

A nine-switch nine-level converter new topology with optimal modulation control (Radouane Majdoul)

$$S_8 = V_{FFM} \& S_9 = 1 - V_{FFM}$$

b. In Figure 6 (c), the modified reference modulation signal V<sub>HMPWM</sub> in the proposed Hybrid Multilevel PWM technique for control of the first sub-circuit seven switches:

$$V_{\rm HMPWM}(t) = 1 - V_{FFM}(t) + M * \sin \omega t$$
(9)

The modified reference signal **V**<sub>HMPWM</sub> depicted in Figure 6 (c) is compared to four triangular carrier bands, which are phase-shifted incrementally by  $\pi/2$  with the same magnitude 1 in order to generate the PWM commands for the seven power switches (S1, S2 ... S7). The signal V<sub>FFM</sub> controls the switches S8 & S9. Figure 6 (d) shows a block diagram of the electronic circuit implementing the HMPWM control.



Figure 6. Control and Reference signals in the proposed HMPWM scheme: (a) the sinusoidal reference signal; (b) the fundamental frequency modulation FFM signal; (c) the modified reference modulation signal; (d) Block Diagram of the proposed HMPWM circuit controlling the nine power switches

# 4. RESULTS AND DISCUSSION

In this section, a single-phase nine-switch nine-level voltage inverter with an output LC filter is modeled using MATLAB/SIMULINK. To evaluate the performance of our multilevel inverter, we test it with non-high switching frequency to reduce more less the switching power losses in semiconductors components. Our goal is to generate a sinusoidal voltage with amplitude and frequency fixed by the reference signal with improve harmonics characteristics (THD), minimum switching loss and minimum cost and size of LC filter at the system output. Table 3 listed below, summarizes the considered simulation parameters for the multilevel voltage system.

| Parameters                    | Symbol          | Numerical values |
|-------------------------------|-----------------|------------------|
| DC Source Voltage             | V <sub>DC</sub> | 300V             |
| Output filter                 | $L_{\rm f}$     | 5mH              |
| Output Inter                  | $C_{\rm f}$     | 100µF            |
| Switching frequency           | $f_{PWM}$       | 2kHz             |
| Reference signal: Pulsation & | ω               | 100π             |
| Modulation Index              | Μ               | 0.8              |
| Load Active Power             | Р               | 10kW             |
| Load Inductive Reactive Power | $Q_{L}$         | 10kVAR           |
| Load Nominal Voltage (RMS)    | $V_N$           | 1000V            |
| Load Nominal Frequency        | fsr             | 50Hz             |

Table 3. Simulation multilevel system parameters

Figure 7 (a) illustrates the control signal taken here as Sinusoidal Reference Voltage  $V_{SRM}$  and Figure 7 (b) shows the signal of the Fundamental Frequency Voltage as a square wave at the frequency of the reference voltage 50Hz. This signal is used to control the switches S8 and S9. It is also used to modify the reference sinusoidal voltage and then produce the modified reference voltage  $V_{HMPWM}$  illustrated in Figure 8 (a). As depicted in Figure 8 (b), the signal waveform of the inverter output voltage shows that our nineswitch asymmetrical structure with the Hybrid Multilevel PWM command worked well: Our inverter generates nine voltage levels perfectly modulated in time according to reference sinusoidal voltage. Even without an LC output filter, the current in the load has a quasi-sinusoidal form with a very low THD (0.71%) as illustrated in Figure 9. Figures 10 (a) and 10 (b) show a perfectly sinusoidal waveform of the output voltage and the output current with an even lower THD and with minimum size and cost of the LC filter (5mH-100µF). After modeling the entire system also including the filter and the load, this inverter can be controlled by a linear or non-linear regulator (PID, backstepping, sliding mode...) to ensure good performance with respect to disturbances [24], [25].



Figure 7. Simulations Waveform results: (a) The control signal taken here as sinusoidal reference voltage  $V_{SRM}$  of 0.8V amplitude and frequency 50 Hz; (b) The unipolar fundamental frequency voltage  $V_{FFM}$ .



Figure 8. Simulations waveform results: (a) The modified reference modulation voltage V<sub>HMPWM</sub> to compare with the four triangular carrier bands; (b) The nine-level inverter output voltage.

A nine-switch nine-level converter new topology with optimal modulation control (Radouane Majdoul)



Figure 9. Simulations waveform results: (a) The quasi-sinusoidal output current without LC filter; (b) THD of output current



Figure 10. Simulations waveform results: The LC filter (a) Output voltage and (b) Output current.

#### 5. CONCLUSION

In this paper, a novel nine-level inverter topology has been proposed. As depicted in the comparison with conventional inverters, our topology requires only nine active switches for a single-phase voltage inverter. The design of this new topology from basic submodules has been developed and detailed. The operating principles and switching states are presented. A detailed comparison between the proposed opology and other topologies in terms of the number of switches, system volume, voltage stress and switching loss is made. The comparison results confirmed the merits of the proposed topology regarding reduced part count. The development of a special modulation strategy of the 9L-9S Voltage Inverter has been proposed. It consists of a hybrid multilevel PWM method composed of the FFM and the modified MSPWM scheme. The FFM scheme brings the reduced switching loss by clamping two power swiches to a high or low state in a fundamental period and switching a voltage of  $4V_{DC}$ . According to the simulation results, the validity and advantages of the proposed topology and modulation method are demonstrated. Therefore, the proposed multilevel inverter is a suitable and improved solution that can be used in MVDC applications.

## REFERENCES

- [1] N. Flourentzou, *et al.*, "VSC-based HVDC power transmission systems: an overview," IEEE Transactions on Power Electronics, vol. 24, no. 3, pp. 592–602, 2009, DOI: 10.1109/TPEL.2008.2008441.
- [2] R. Majdoul, et al., "Backstepping controller of five-level three-phase inverter," MATEC Web of Conferences, EDP Sciences, vol. 16, p. 06003, 2014, DOI: 10.1051/matecconf/20141606003.
- [3] M. A. Perez, *et al.*, "Circuit Topologies, modeling, control schemes, and applications of modular multilevel converters," in *IEEE Transactions on Power Electronics*, vol. 30, no. 1, pp. 4-17, 2015, DOI: 10.1109/TPEL.2014.2310127.
- [4] J. Venkataramanaiah, et al., "A review on symmetric, asymmetric, hybrid and single DC sources based multilevel inverter topologies," *Renewable and Sustainable Energy Reviews*, vol. 76, pp. 788-812, 2017, DOI: 10.1016/j.rser.2017.03.066.

- [5] M. J. Mojibian and M. Tavakoli Bina, "Classification of multilevel converters with a modular reduced structure: implementing a prominent 31-level 5 kVA class B converter," in *IET Power Electronics*, vol. 8, no. 1, pp. 20-32, 1 2015, DOI: 10.1049/iet-pel.2013.0872.
- [6] J. Rodriguez, *et al.*, "Multilevel voltage-source-converter topologies for industrial medium-voltage drives," in IEEE Transactions on Industrial Electronics, vol. 54, no. 6, pp. 2930-2945, 2007, DOI: 10.1109/TIE.2007.907044.
- [7] A. Nabae, et al., "A neutral-point clamped PWM inverter," *IEEE Transactions on Industrial Applications*, vol. 1A-17, no. 5, pp. 518–523, 1981, DOI: 10.1109/TIA.1981.4503992.
- [8] L. Tolbert, et al., "Multilevel converters for large electric drives," in *IEEE Transactions on Industrial Applications*, vol. 35, no. 1, pp. 36–44, 1999, DOI: 10.1109/28.740843.
- [9] L. Tolbert, *et al.*, "Multilevel inverters for electric vehicle applications," in *Proceedings of IEEE workshop on power electronics in tran*, 1998, pp. 79-84, DOI: 10.1109/PET.1998.731062.
- [10] F. Z. Peng, et al., "Cascade multilevel inverters for utility applications," Proceedings of 23rd international conference on industrial elect. Control and inst, 1997, pp. 437-442 vol.2, DOI: 10.1109/IECON.1997.671773.
- [11] W. Hongliang, et al., "A seven-switch five-level active-neutral-point-clamped converter and its optimal modulation strategy," in *IEEE Transactions on Power Electronics*, vol. 32, no. 7, pp. 5146–5161, 2017, DOI: 10.1109/TPEL.2016.2614265.
- [12] P. Gaisse, *et al.*, "Improved predictive control for an asymmetric multilevel converter for photovoltaic energy," *Sustainability*, vol. 12, no. 15, p. 6204, 2020, DOI: 10.3390/su12156204.
- [13] N. Sandeep and U. R. Yaragatti, "Operation and control of a nine-level modified ANPC Inverter topology with reduced part count for grid-connected applications," in *IEEE Transactions on Industrial Electronics*, vol. 65, no. 6, pp. 4810-4818, 2018, DOI: 10.1109/TIE.2017.2774723.
- [14] Y. Liu, et al., "A Modular multilevel converter with self voltage balancing," 2019 IEEE Applied Power Electronics Conference and Exposition (APEC), 2019, pp. 97-111, DOI: 10.1109/APEC.2019.8721876.
- [15] R. Razani, *et al.*, "Enhanced hybrid modular multilevel converter with improved reliability and performance characteristics," in *IEEE Transactions on Power Electronics*, vol. 34, no. 4, pp. 3139-3149, 2019, DOI: 10.1109/TPEL.2018.2853625.
- [16] A. Sheir, M. Z. Youssef and M. Orabi, "A novel bidirectional T-type multilevel inverter for electric vehicle applications," in *IEEE Transactions on Power Electronics*, vol. 34, no. 7, pp. 6648-6658, 2019, DOI: 10.1109/TPEL.2018.2871624.
- [17] K. K. Gupta, et al., "Multilevel inverter topologies with reduced device count: a review," in *IEEE Transactions on Power Electronics*, vol. 31, no. 8, pp. 5473-5494, 2016, DOI: 10.1109/TPEL.2015.2405012.
- [18] M. Vijeh, et al., "A general review of multilevel inverters based on main submodules: structural point of view," in IEEE Transactions on Power Electronics, vol. 31, no. 10, pp. 9479-9502, 2019, DOI: 10.1109/TPEL.2018.2890649.
- [19] P. Barbosa, et al., "Active neutral-point-clamped multilevel converters," 2005 IEEE 36th Power Electronics Specialists Conference, 2005, pp. 2296-2301, DOI: 10.1109/PESC.2005.1581952.
- [20] A. K. Sadigh, *et al.*, "Analytical determination of conduction and switching power losses in flying-capacitor-based active neutral-point-clamped multilevel converter," in *IEEE Transactions on Power Electronics*, vol. 31, no. 8, pp. 5473-5494, 2016, DOI: 10.1109/TPEL.2015.2498107.
- [21] W. Li, et al., "Capacitor voltage balance control of five-level modular composited converter with hybrid space vector modulation," in *IEEE Transactions on Power Electronics*, vol. 33, no. 7, pp. 5629-5640, 2018, DOI: 10.1109/TPEL.2017.2740960.
- [22] S. Kouro, *et al.*, "Recent advances and industrial applications of multilevel converters," in *IEEE Transactions on Industrial Electronics*, vol. 57, no. 8, pp. 2553-2580, 2010, DOI: 10.1109/TIE.2010.2049719.
- [23] B. Li, et al., "Analysis of the phase-shifted carrier modulation for modular multilevel converters," in IEEE Transactions on Power Electronics, vol. 30, no. 1, pp. 297-310, 2015, DOI: 10.1109/TPEL.2014.2299802.
- [24] R. Majdoul, *et al.*, "The performance comparative of backstepping, sliding mode and PID controllers designed for a single-phase inverter UPS," 2014 International Conference on Multimedia Computing and Systems (ICMCS), 2014, pp. 1584-1589, DOI: 10.1109/ICMCS.2014.6911310.
- [25] G. Rigatos, et al., "Nonlinear optimal control for multilevel inverters," 28th International Symposium on Industrial Electronics (ISIE), 2019, pp. 593-598, DOI: 10.1109/ISIE.2019.8781504.

# **BIOGRAPHIES OF AUTHORS**











**Radouane Majdoul** was born in Meknes, Morocco, in 1969. He received the Engineer degree in electrical Engineering from High Institute of Technical Education (ENSET) of Rabat in 1991. In 1997, he successfully passed the external aggregation contest. In 2012 and 2017 he received respectively the M.Sc and Ph.D in Automatic Signal Processing and Industrial Computing from HASSAN 1st University – FST of Settat Morocco. In 2018, he joined the Hassan 2 University of Casablanca, Morocco. Currently he is Research Professor in Laboratory of Structural Engineering, Intelligent Systems & Electrical Energy at National High School of Arts and Crafts ENSAM, Department of Electrical Engineering. His research interests include control strategies for Power Electronics Converters, Multilevel inverters, PV systems, AC machine Drives, renewable energy, Smart-Grids, Power Quality and Power to X.

**Abdelwahed Touati** was born in Casablanca, Morocco, in 1970. He received the Engineer degree in electrical Engineering from High Institute of Technical Education (ENSET) of Mohammedia in 1993. In 1999, he successfully passed the external aggregation contest. In 2012 he received the MASTER ATSII (Automatic Signal Processing and Industrial Computing) from HASSAN 1 University – FST of SETTAT Morocco. Currently he is Research Professor Laboratory of Structural Engineering, Intelligent Systems & Electrical Energy at National High School of Arts and Crafts ENSAM, Department of Electrical Engineering -Hassan II University Casablanca, Morocco. His research interests include control strategies for AC machine Drives, Wind renewable energy and Power Quality.

Abderrahmane Ouchatti was born Morocco in 1972. He received the Engineer degree in electrical Engineering from High Institute of Technical Education (ENSET) of Rabat in 1994. Received the Aggregation in Electrical Engineering from ENSET, Rabat, in 2000. He received the Master degree in ATSII (Automatic, Signal Processing and Industrial Computing) from Faculty of Science and Technology Hassan 1st university SETTAT, Morocco in 2011. He received in 2018, the Ph.D degree in Industrial electronics and electrical machines from Engeneering Mohammadia high School of Rabat in Morocco. Currently he is Research Professor in Laboratory of Electrical Systems & Control Engineering (ESCE) – Aïn Chock Science faculty- Hassan II University Casablanca, Morocco. His research interests include control strategies for AC machine Drives, renewable energy and Multilevel converters.

**Abderrahim Taouni** was born in Morocco in 1974. He received the Engineer degree in electrical Engineering from High Institute of Technical Education (ENSET) of Mohammedia in 1997. Received the Aggregation in Electrical Engineering from the Ecole Normal Superior of Technical Education (ENSET), Rabat, in 2008. He received the Master degree in ATSII (Automatic, Signal Processing and Industrial Computing) from Faculty of Science and Technology Hassan I university SETTAT, Morocco in 2011. Currently he is Research Professor Laboratory of Electrical Systems & Control Engineering (ESCE) – Aïn Chock Science faculty-Hassan II University Casablanca, Morocco. His research interests include control strategies for AC machine Drives, Power electronic converters, renewable energy and batteries.

**Elhassane Abdelmounim** received his PhD in applied Spectral analysis from Limoges University at science and technical Faculty, France in 1994. in 1996, he joined, as Professor, applied physics department of science and technical faculty, Hassan 1st University, Settat, Morocco. His current research interests include digital signal processing and machine learning. He is currently coordinator of a Bachelor of Science in electrical engineering and researcher in "ASTI" System Analysis and Information Technology Laboratory at science and technical faculty, Hassan 1st University, Settat, Morocco.