PERFORMANCE BENCHMARKING OF CRYO-CMOS EMBEDDED SRAM AND DRAM IN 40NM CMOS TECHNOLOGY
Description
The interface electronics needed for quantum processors require cryogenic CMOS (cryo-CMOS) embedded digital memories covering a wide range of specifications. To identify the optimum architecture for each specific application, this article presents a benchmark from room temperature (RT) down to 4.2 K of custom SRAMs/DRAMs in the same 40-nm CMOS process. To deal with the significant variations in device parameters at cryogenic temperatures, such as the increased threshold voltage, lower subthreshold leakage, and increased variability, the feasibility of different memories at cryogenic temperature is assessed and specific guidelines for cryogenic memory design are drafted. Unlike at RT, the 2T low-threshold- voltage (LVT) DRAM at 4.2 K is up to 2× more power efficient than both SRAMs for any access rate above 75 kHz since the lower leakage increases the retention time by 40 000×, thus sharply cutting on the refresh power and showing the potential of cryo-CMOS DRAMs in cryogenic applications.
Files
V25I0402-IJESAT-PERFORMANCE BENCHMARKING OF CRYO-CMOS EMBEDDED SRAM AND DRAM IN 40NM CMOS TECHNOLOGY.pdf
Files
(659.3 kB)
Name | Size | Download all |
---|---|---|
md5:4c6343fbeeb40d2a8066734bf6e9e107
|
659.3 kB | Preview Download |