This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

### **Roadmap on Low-power Electronics**

Ramamoorthy Ramesh<sup>1\*</sup>, Sayeef Salahuddin<sup>2</sup>, Suman Datta<sup>3</sup>, Carlos H. Diaz<sup>4</sup>, Dmitri E. Nikonov<sup>5</sup>, Ian A. Young<sup>5</sup>, Donhee Ham<sup>6</sup>, Meng-Fan Chang<sup>7,8</sup>, Win-San Khwa<sup>7</sup>, Ashwin Sanjay Lele<sup>7</sup>, Christian Binek<sup>9</sup>, Yen-Lin Huang<sup>10</sup>, Yuan-Chen Sun<sup>11</sup>, Ying-Hao Chu<sup>10</sup>, Bhagwati Prasad<sup>12</sup>, Michael Hoffmann<sup>2</sup>, Jiamian Hu<sup>13</sup>, Zhi (Jackie) Yao<sup>14</sup>, Laurent Bellaiche<sup>15</sup>, Peng Wu<sup>16</sup>, Jun Cai<sup>17,18</sup>, Joerg Appenzeller<sup>17,18</sup>, Supriyo Datta<sup>18</sup>, Kerem Y. Camsari<sup>19</sup>, Jaesuk Kwon<sup>20,21</sup>, Jean Anne Incorvia<sup>20,21</sup>, Inge Asselberghs<sup>22</sup>, Florin Ciubotaru<sup>22</sup>, Sebastien Couet<sup>22</sup>, Christoph Adelmann<sup>22</sup>, Yi Zheng<sup>23</sup>, Aaron Lindenberg<sup>24,25,26</sup>, Paul Evans<sup>13</sup>, Peter Ercius<sup>27</sup>, Iuliana P. Radu<sup>7</sup>

<sup>1</sup>Rice University, Houston, TX 77005

<sup>2</sup>Department of Electrical Engineering and Computer Sciences, University of California, Berkeley, Berkeley, CA 94720 USA

<sup>3</sup>School of Electrical and Computer Engineering, Georgia Institute of Technology, Atlanta,

Georgia 30332, USA

<sup>4</sup>Corporate Research, Taiwan Semiconductor Manufacturing Company, San Jose, CA, USA. <sup>5</sup>Intel Corp, Hillsboro, Oregon 97124, USA

<sup>6</sup>John A. Paulson School of Engineering and Applied Sciences, Harvard University, Cambridge, MA, USA <sup>7</sup>Corporate Research, Taiwan Semiconductor Manufacturing Company, Hsinchu, Taiwan.

<sup>8</sup>National Tsing Hua University, Hsinchu, Taiwan

<sup>9</sup>Department of Physics & Astronomy and the Nebraska Center for Materials and Nanoscience, University of Nebraska-Lincoln, Lincoln, NE 68588-0299, USA

<sup>10</sup>Department of Materials Science and Engineering, National Yang Ming Chiao Tung University, Hsinchu, Taiwan

<sup>11</sup>Industry Academia Innovation School, National Yang Ming Chiao Tung University, Hsinchu, Taiwan <sup>12</sup>Department of Materials Engineering, Indian Institute of Science, Bengaluru, KA, 560012, India

<sup>13</sup>Department of Materials Science and Engineering, University of Wisconsin-Madison, Madison, WI, 53706, USA

<sup>14</sup>Applied Mathematics and Computational Research Division, Lawrence Berkeley National Laboratory, CA, 94720, USA

<sup>15</sup>Physics Department and Institute for Nanoscience and Engineering, University of Arkansas, Fayetteville, Arkansas 72701, USA

<sup>16</sup>Research Laboratory of Electronics, Massachusetts Institute of Technology, Cambridge, MA 02139, USA <sup>17</sup>Birck Nanotechnology Center, Purdue University, West Lafayette, IN 47907, USA.

<sup>18</sup>Elmore Family School of Electrical and Computer Engineering, Purdue University, West Lafayette, IN 47906, USA.

<sup>19</sup>Department of Electrical and Computer Engineering, University of California, Santa Barbara, Santa Barbara, 93106, CA, USA

<sup>20</sup>Chandra Family Dept. of Electrical and Computer Engineering, The Univ. of Texas at Austin, Austin, TX, USA

<sup>21</sup>Microelectronics Research Center, The Univ. of Texas at Austin, Austin, TX, USA

<sup>22</sup>IMEC, Kapeldreef 75, 3001 Leuven, Belgium

<sup>23</sup>Applied Materials, Santa Clara, California, 95054

<sup>24</sup>Stanford Institute for Materials and Energy Sciences, SLAC National Laboratory, Menlo Park, CA, USA
<sup>25</sup>Department of Materials Science and Engineering, Stanford University, Stanford, CA, USA

<sup>26</sup>Stanford PULSE Institute, SLAC National Accelerator Laboratory, Menlo Park, CA 94025, USA

<sup>27</sup>National Center for Electron Microscopy, Molecular Foundry, Lawrence Berkeley National Laboratory, Berkeley, CA 94720

1

\*Corresponding author: rr73@rice.edu

APL Materials

## Table of Contents

| I. BROAD OVERVIEW:                                                                         | 3    |
|--------------------------------------------------------------------------------------------|------|
| A ROADMAP FOR LOW POWER COMPUTING: MATERIALS FOR A SUSTAINABLE MICROELECTRONICS FUTURE     | 3    |
| ENERGY EFFICIENT ELECTRONICS – RESEARCH NEEDS AND OUTLOOK                                  | 8    |
| Low-Power High-Performance Electronics                                                     | 12   |
| MAGNETOELECTRIC DEVICES TOWARDS LOW-ENERGY LOGIC                                           | 18   |
| NEUROMORPHIC ENGINEERING — BIO-INSPIRED AND BIO-MIMICKING COMPUTING PLATFORMS              | 26   |
| COMPUTING-IN-MEMORY DESIGN AND BENCHMARK                                                   | 29   |
| II. TECHNOLOGY APPROACHES                                                                  | 34   |
| PATHWAYS TO VOLTAGE-CONTROLLED ANTIFERROMAGNETIC SPINTRONICS                               | 34   |
| THE CHALLENGES AND OPPORTUNITIES OF MAGNETO-ELECTRIC MATERIALS AND DEVICES IN MESO TECHNOL | .OGY |
|                                                                                            | 39   |
| MAGNETOELECTRIC MEMORY DEVICES                                                             | 44   |
| FERROELECTRIC DEVICES FOR LOW POWER ELECTRONICS                                            | 50   |
| COMPUTATIONAL MODELING OF FERROELECTRICS: MATERIALS, DEVICES, AND CIRCUITS                 | 55   |
| Cold-source FET                                                                            | 60   |
| COMPUTING WITH P-BITS                                                                      | 64   |
| NEW STRUCTURES AND MATERIALS FOR SPINTRONICS COMPUTING                                     | 68   |
| III. PROCESSING AND METROLOGY                                                              | 71   |
| PROCESS AND INTEGRATION CHALLENGES FOR LOW POWER ELECTRONICS                               | 71   |
| FABRICATION AND MANUFACTURING ASPECTS OF FUTURE LOW-POWER ELECTRONIC DEVICES               | 78   |
| ULTRAFAST PROBES                                                                           | 82   |
| SYNCHROTRON-RADIATION CHARACTERIZATION OF LOW-POWER ELECTRONIC MATERIALS AND DEVICES       | 85   |
| ADVANCES IN TRANSMISSION ELECTRON MICROSCOPY APPLICABLE TO LOW-POWER DEVICES               | 88   |
| CONCLUDING REMARKS                                                                         | 91   |

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset. PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

I. Broad Overview:

### A Roadmap for Low Power Computing: Materials for a Sustainable Microelectronics Future

### R. Ramesh

### Rice University, Houston, TX 77005

### rr73@rice.edu

**I. Summary**: This article is written on behalf of many colleagues, collaborators, and researchers in the field of advanced materials who continue to enable and undertake cutting-edge research in the large field of low power computing. What I present is something that is extremely exciting from both a fundamental science and applications perspective and has the potential to revolutionize our world, particularly from a sustainability perspective. To realize this potential will require numerous new innovations, both in the fundamental science arena as well as translating these scientific discoveries into real applications. I hope this article (and this roadmap) will help spur more fundamental as well as translational research within the broad materials community.

II.Introduction: Before, I get into the specific topic of this paper, namely energy efficiency in computing, it would seem to make sense to give a broader energy perspective. In 2010, I was asked by Energy Secretary Steve Chu to join him in the US Department of Energy to lead and articulate the DOE Sunshot Initiative. The name "Sunshot" was coined to bring back memories of the original "Moonshot" Initiative, which led to the Apollo program and galvanized the U.S. into action in the space race. Sunshot was meant to galvanize a different generation, to focus on clean energy and in doing so solve the biggest problem of our lifetime, namely Climate Change. In 2010, solar electricity was about 5X more expensive than electricity from fossil fuel (for example, the levelized cost of electricity in the U.S was ~5c/kWh in the wholesale market; compared to that solar was ~27c/kWh, leading to the factor of 5X difference). The Sunshot challenge, therefore, was this: how does one bring the cost of solar electricity down by a factor of 5X? I note that a 5X reduction of the cost of any technology in a commodity market with small margins, is extremely difficult; indeed, this is one of the main reasons that the incumbent technologies are so difficult to displace, since they have already built up the economies of scale and captured market share. Furthermore, the challenge from Secretary Chu was that we should use the power of Science and Technology to solve this rather than revert to policy pathways. Thus, we needed a holistic approach, bringing together innovations in the hardware side as well as in market transformations and manufacturing. The cost of solar electricity has come down dramatically over the last decade, reaching the Sunshot target well ahead of the originally set 2020 target (REF: US Department of Energy). Of course, this dramatic drop in the cost of solar electricity was aided by the corresponding drop in the prices of solar panels due to large scale manufacturing in China. Sunshot was thought to be a success of the Steve Chu administration, perhaps mainly for the fact that an aggressive target was set by the federal government and a clear game plan was articulated and executed. A broader impact of the Sunshot Initiative manifested itself during the recent transition to the Biden-Harris administration in 2020-2021. I had the opportunity to participate in the transition team, focused on the Department of Energy. In doing so, I had the privilege of working with some amazing scientists, engineers, policymakers in the Energy Transition Team, on identifying the top priorities, given the administration's focus on Climate Change, eradicating the COVID-19 pandemic, creating a more environmentally just investment as well as build back jobs and manufacturing. Based on our learning from the Sunshot Initiative, we proposed a set of "Earthshots", focused on large, tough problems in Energy and Climate Change. All the five proposed Earthshots had measurable, quantitative success metrics. One of them focused on a 1000X increase in Energy Efficiency in

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774 Microelectronics. The rest of this article (and this roadmap) tries to capture the science & technology challenges required to bring the energy consumption down in Microelectronics.

**II.1 The Macro-systems Perspective:** We begin the discussion from a broad, macro-systems perspective. Microelectronics components and systems form an ever-increasing backbone of our society. Computing devices have pervaded many parts of our daily life, for example through a host of consumer electronics systems, providing sensing, actuation, communication, and processing and storage of information. All of these are built upon an approximately \$570B/year global market that is growing at a steady pace of ~15% annually<sup>1,2</sup>. Many of these innovations started as materials research ideas, often first discussed within the hallways of the many physics and materials conferences worldwide. The emergence of a few new global phenomena will change this landscape dramatically. The first among them is the notion of the "Internet of Things" (IoT)<sup>3</sup>, "which is the network of physical devices, vehicles, home appliances, and other items embedded with electronics, software, sensors, actuators, and connectivity which direct integration of the physical world into computer-based systems, resulting in efficiency improvements, economic benefits, and reduced human exertion"<sup>4</sup>. Thus, it is not inconceivable that every modern building will be outfitted with millions of sensors and actuators that can dynamically optimize the energy consumption dynamics of that building. Similarly, a modern automobile has many sensing, communicating components embedded. While still in its infancy, it is possible that driver-less automobiles, for example, will be a routine aspect of our life twenty years from now.

The second major phenomenon is the field of machine learning (ML) / artificial intelligence (AI), that is taking the technology world by storm. It uses a large amount of statistical data analytics which, in turn, provides the computing system the ability to "learn" and do things better as they learn, not unlike normal human beings. While there are several scientific disciplines that come into play, of relevance to us is the fact that microelectronic components are critical underpinnings for this field.

**II.2 Do we need a new paradigm for computing**? We can now ask the question: how do these global phenomena relate to microelectronics and, more importantly, to new materials? Or stated in a different way, what can *materials physics* do to enable this coming paradigm shift? To put this into perspective, we now need to look at the fundamental techno-economic framework that has been driving the microelectronic field for more than five decades. This is the well-known "Moore's Law", which underpins the field of microelectronics through the scaling of CMOS-based transistors (**Fig. 1**). Broadly, it states that the critical dimensions of the transistor shrink by 50% every 18-24 months. At its inception, CMOS transistors were "macroscopic" with the critical dimension well over 1  $\mu$ m. In 1974, a path to shrinking such transistors, at constant power density was proposed<sup>5–7</sup> and was followed for the next 30+ years. Today, however, this so-called Dennard scaling is no longer sustainable while the critical dimensions of modern transistors are rapidly approaching sub-10 nm scales; the point at which both the fundamental science (*i.e.*, classical electron dynamics) no longer more suffices to adequately understand operation and ever more complex manufacturing issues must be addressed. In the past 5-8 years, there has been an ever-increasing sense that something has to be done about the energy efficiency of computing<sup>8–12</sup>.



Fig.1: A manifestation of Moore's Law, leading to the doubling of the number of transistors on chips every ~2 years

**II.3 Energy Efficiency in Computing**: As if this combination of challenges was not enough, we have yet to introduce perhaps the single most important aspect into consideration: energy consumption (**Fig.** 2)<sup>13</sup>. Of the many issues modern technologists must address, the one we highlight here has the potential to be the most impactful from a sustainability perspective, namely **energy**. The energy consumed per



Fig.2: A plot of fraction of primary energy consumed in Microelectronics for three different scenarios. The plot in RED is for the status quo and the lower plot in RED is for Beyond CMOS @ 1 fJ/logic operation. The plot in GREEN is for Beyond CMOS at 1aJ/logic operation.

logic operation, which in today's CMOS transistor is of the order of 50-100 pJ/logic operation (note that this actual number may be debated, but it remains that the energy consumed is of the order of pJ/operation). For the sake of discussion, lets assume that there is no change to this number soon, but,

the online version of record will be different from this version once it has been copyedited and typeset

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

**APL** Materials

AIP Publishing

at the same time, the demand for and consumption of microelectronic components in IoT and AI/ML will grow exponentially. Consequently, it is quite conceivable that the total energy consumption in all of microelectronics could grow to ~25% of primary energy by  $2030^{14}$ . Today, it is of the order of 5-7% and thus is not of great concern, especially in contrast to sectors such as buildings, which consume ~38% of the total energy consumption, or transportation which consumes ~24% (fractions noted here are for the United States). At the scale of ~25% of primary energy, microelectronics would become a serious component of the worldwide energy consumption mix and thus deserves to be addressed from the energy efficiency perspective as well. Thus, these three global phenomena, namely the emergence of IoT and AI/ML as well as the end of Moore's Law (including aspects of dimensional constraints and total energy consumption in microelectronics) forms the backdrop for our discussion as we ask: what can we do with new materials physics?



Fig.3: (a) a schematic of a Si-CMOS channel with the "Boltzmann Tyranny" equation at the bottom; (b) A schematic  $I_d$ -V<sub>g</sub> plot for a standard CMOS channel (IN GREEN) versus that with a ferroelectric gate (in RED); (c) Possible pathways to incorporate the spin degree of freedom (ferromagnetism) breaking time reversal symmetry, dipolar order breaking spatial inversion symmetry (ferroelectricity), spontaneous strain (ferroelasticity) and spontaneously broken time and inversion symmetry (Ferrotoroidicity).

**II.4 The opportunity for new materials science leading to technology**: The microscopic behavior of the electronic charge in a CMOS transistor is governed by the Boltzmann distribution (**Fig. 3(a,b**))<sup>15</sup>. A quick analysis shows that the current changes exponentially with voltage, with a slope of 60 mV/decade of current<sup>12</sup>, termed as the "Boltzmann Tyranny"<sup>1,11</sup> since the Boltzmann physics is

AIP Publishing APL Materials

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

imposed on the functioning of the actual device. In real transistors, this voltage slope is typically larger. This fundamental behavior is central to the performance of the transistor, both in terms of the voltage required and the energy consumed in the process of operating the transistor. In recent years, there has been the realization that the Boltzmann Tyranny needs to be addressed – thus the need for new materials and materials phenomena. One proposed pathway is to use materials exhibiting a metal-toinsulator transition, such as in correlated-electron systems. Under ideal conditions, such a metal-toinsulator transition can be very abrupt. Another key realization, which is described in a seminal review<sup>1</sup>, identifies the broad class of quantum materials as possible candidates to overcome this tyranny, mainly through the insertion of an additional, internal interaction energies into the Boltzmann distribution, Fig.3(c,d). For example, this could be the exchange interaction in a ferromagnet or the dipolar interaction in ferroelectrics. In its simplest form, such an interaction can be represented by an additional term in the Hamiltonian that represents the exchange interaction energy for a magnet given by:  $E_{ex} = -J \cdot S_1 \cdot S_2$ , where J is the exchange integral and  $S_1$  and  $S_2$  are the two neighboring spins (or the corresponding dipolar energy in the case of a ferroelectric). This term then becomes the key component within the Boltzmann distribution function, and it modifies the energy landscape. In simpler terms, the exchange energy (or the dipolar energy in a ferroelectric) makes the spins (or the dipoles) align collectively without the need for an external source of energy. Thus, if one could use spin or a spontaneous dipole as the primary order parameter rather than merely the electronic charge in a CMOS device, one could take advantage of such internal collective order to reduce the energy consumption. Indeed, this is the premise behind two recent proposals <sup>1,10</sup>, where the rudiments of a possible magneto-electric spin orbit (MESO) coupled memory-logic device are discussed. While many parts of this device require further detailed study and innovations, one aspect that we will focus on, pertains to advanced materials and electric-field control of magnetism.

This forms the backbone for the articles in this Roadmap, which is formatted into three sections. The first section provides some broad perspectives of a field that is moving rapidly. Some examples provide the illustrations for how one could approach energy efficiency in computing. The second section focuses on specific technology pathways, again focusing on energy efficiency. The third section details the challenges and opportunities in processing and metrology, as the various technologies progress towards high energy efficiency.

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

Energy Efficient Electronics – Research Needs and Outlook Sayeef Salahuddin and Suman Datta

sayeef@berkeley.edu

sdatta68@gatech.edu

### Introduction:

The need for information processing has been accelerating over the last few decades. Computing now impacts every aspect of human life and is a critical enabler in the battle against the most pressing challenges of our time such as in health care, sustainability, poverty and world hunger. As big data analytics become increasingly mainstream for automation and efficiency, the need for computing is only going to accelerate. But computing is not free. When crypto currency mining became popular, the energy bill that the mining machines were generating increased exponentially. In fact, after the early years, the prohibitively expensive energy bills made crypto mining economically unsustainable for many. While the crypto currency miners brought the issue of energy consumption in powerful computers to the attention of the rank and file, to the community of researchers in the computing field, this has already been known and a matter of intense research since the early 90's. Indeed, power consumption is why clock frequency scaling ended in the early 2000's and computers pivoted toward multi-core architecture. A recent study<sup>16</sup> by the Semiconductor Research Corporation (SRC) shows that the rate of increase in the energy used for computing is significantly larger than that of the world energy production and the computing energy is slated to account for a significant percentage of world's energy consumption by early 2030's. This underscores the need for substantial lowering of energy in computing hardware.

### **Fundamentals of Energy Dissipation in Electronics:**

There remain significant opportunities for optimization in computing architecture that lowers overall energy. Indeed, in recent years, a rethinking and re-optimization of software, algorithms, and hardware architecture at or near the top of the computing stack have yielded substantial gain in energy and performance<sup>17</sup>. In this article, we focus on the technology aspects – the basic building blocks of the computing hardware at the bottom of the computing stack – where an improvement in energy efficiency acts as a multiplier to any gain achieved through architectural design optimization. Interestingly, recognizing the fact that the computer is essentially an R-C circuit (R: resistance, C: capacitance), the opportunities for optimization can all be identified as enabling physics, materials and transistors that improve energy, CV<sup>2</sup> (V: operating voltage) and delay, CV/I (I: current). In short, one desires lower C, lower V and larger I. It should be noted that the capacitance of the wires dominates the capacitance of the transistors – as a result the transistor capacitance itself does not contribute significantly to the overall energy consumption. On the other hand, the operating voltage is determined by the voltage needed to operate the transistors. Therefore, the V and I are dictated by the transistors whereas the C is dictated by the wires. It should be noted, however, that the delay, CV/I, is affected by the transistor capacitance because the device capacitance will often determine the logic depth that can be supported for a given speed.

### Potential pathways to energy efficiency:

Intrinsically, V is determined by two requirements. Above the threshold, a certain voltage is necessary to reach the desired ON current or I, which is a product of the capacitance (gate oxide capacitance) and velocity. Substantial research culminated in the adoption of high- $\kappa$ , metal gate around 2008, enabling the devices to reach very large gate capacitance<sup>18</sup>. However, improvement in gate capacitance has stalled since then. Essentially, further reduction of the thickness of the high- $\kappa$  HfO<sub>2</sub> layer and/or reduction of the interfacial SiO<sub>2</sub> layer (IL) leads to unacceptable increase in leakage and/or degradation of reliability. Recently, ferroelectric-dielectric superlattices has been shown to significantly increase gate capacitance through the Negative Capacitance (NC) effect beyond classical HfO<sub>2</sub> based gate

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774 oxides without degrading leakage or reliability<sup>19</sup>. This shows a pathway towards reducing V. Further improvement through the NC effect and improvement of the Si/SiO<sub>2</sub> interface chemistry to enable a thinner IL should substantially reduce the voltage requirement. Increased gate capacitance has the added benefit of reducing short channel effect that lowers the OFF current, a topic that we address next.

A second requirement on V comes from the OFF current (IoFF) considerations – voltage swing needed below the threshold to reach a desired IoFF. In this context, tunnel FETs, that can filter off the high energy tail in the Boltzmann distribution of carriers injected from the source into the channel and thus provide a lower IoFF at the same voltage swing, have been explored for many years<sup>20</sup>. Indeed, recent results show the efficacy of this approach, at least for compound semiconductor devices<sup>21</sup>, albeit with lower on-state current (IoN). The NC effect, when it is strong enough to overcome the capacitance of the inter-layer (IL) dielectric, is also expected to lead to a steeper subthreshold voltage swing. In fact, the NC effect and tunneling can be combined in the same device for a multiplicative effect. One added advantage in this approach is that the ON current of the tunnel FET can be boosted by the NC effect<sup>22</sup>.

Of course, one way to substantially lower the voltage below threshold is to lower the operating temperature. Low temperature operation has been investigated sporadically over the last several decades with limited success. Currently, however, the simultaneous occurrence of extreme increase in computing needs and associated power dissipation and newly available technology in terms of high gate capacitance and precise control over the threshold voltage may finally make it possible to achieve a net gain in energy and performance from low temperature operation. Estimates show that highly optimized CMOS transistors with re-targeted threshold voltages enabled via gate work function engineering, extremely thin equivalent oxide thickness, e.g., achieved via the NC effect, and low external resistance via contact engineering, when operated at T=77K, may indeed lead to a net gain in energy and performance after factoring in the cost of cooling<sup>23,24</sup>.

Many materials boast much larger mobility of electrons and holes than silicon. These materials could increase the on-state current and simultaneously reduce the voltage needed to reach the saturation velocity<sup>25</sup>. However, one needs to keep in mind that the ON-current is the product of charge and velocity and both are important. Often compound semiconductors with low effective masses are plagued by low density of states making it difficult to obtain large currents (notably, this does not limit their transit time as that only depends on velocity). Another aspect of new materials is to take advantage of their low dimensionality such as in one dimensional carbon nanotubes or two-dimensional transition metal di-chalcogenides – low dimension allows better gate control for the same gate capacitance<sup>26</sup>, which in turn can lower the voltage swing needed to reach a desired IoFF. For any channel material other than silicon, one would also need to solve the gate oxide reliability that for silicon has proved to be a critical issue and had to be resolved every time any change was made to the gate oxide. The present trend is to explore a wide range of materials in search of the best available property. Eventually a specific material will have to be chosen and interface chemistry and gate oxide integration as well as threshold voltage tunability will have to be established for technological adoption. In addition, the ability to make good contacts with new materials is also a critical research problem. More about good contacts next.

### **Extrinsic Effects**

So far, we have mostly discussed aspects that affect the intrinsic behavior. However, for the most advanced devices, extrinsic effects are equally important, if not more. The first is contact or series resistance. This is a fundamental challenge – as the footprint of the contact reduces with scaling, its

**APL** Materials AIP Publishing This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774 resistance increases, increasing the voltage drop across this 'unwanted resistance'. The series resistance therefore is a critical barrier to lowering the operating voltage. Notably, due to the band-alignment of metal and semiconductors, almost all contacts are Schottky type, meaning they operate by quantum mechanical tunneling through the barriers. Traditionally, doping of the semiconductor has been used to reduce the width of the barrier and lower resistance. However, the time is ripe to go beyond the conventional approach. Indeed, recent efforts have explored unpinning of the Fermi level at the interface and thereby reducing the barrier height<sup>26</sup>. For low dimensional materials, an added difficulty is the mode mismatch – whenever charge carriers leave the low dimensional material and enter a higher dimensional material or vice versa, they encounter a substantial mismatch in the number of modes – that leads to resistance<sup>27</sup>. Is it possible to exploit other mechanisms (e.g., improving the matching of density of states on either side of the interface) that can substantially improve tunneling? This seems to be well poised as a fundamental challenge for the device community.

Scaling of the gate length decreases the footprint of the gate contact, increasing the gate resistance. This is especially critical for the modern gate replacement process where the gate metal is smaller than the lithographically defined channel length. Similarly, reduction in the footprint of the contact holes increases resistance of the interconnects. Filling up very small diameter holes with high aspect ratio, while still maintaining large grain size and therefore reasonable resistance is another daunting challenge of today's computing hardware. In the most recent nodes, we have seen adoption of cobalt and ruthenium as a source drain contact metal<sup>28</sup>. Improving contact resistances both for the gate metal and interconnects is of critical importance and is ripe for materials and physics innovation<sup>29</sup>.

Continuing on with the extrinsic effects, about half of the capacitance observed at the gate of a FINFET transistor comes from parasitic capacitance. For Gate-All-Around transistors this ratio can in fact go up even more. Notably, the parasitic gate capacitance has no connection to the intrinsic device and does not lead to increased current, I – rather now the device will have to carry this extra 'load', leading to an increased delay, CV/I. This means that to maintain a given delay the current, I, has to be increased, which eventually requires V to increase. So, finding ways to reduce parasitic capacitance is of paramount importance. Is it possible to implement air-gap spacers<sup>30</sup> in the transistors following what has been done at the lower metal levels<sup>31</sup>?

### **Back end technologies to aid Energy Efficiency:**

In the context of reducing the impact of wire capacitance on energy consumption and information throughput, another trend has recently gained significant traction -to limit data movement through the long wires that extend off-chip, by monolithically integrating memory with logic transistors. The potential benefit is significant – if substantial memory can be integrated on chip, it saves the long wires with enormously large capacitance that is needed to go off-chip. Effectively it reduces significant capacitance of the interconnect. In addition, it may also alleviate the need to use higher voltage I/O transistors as there is no need to supply a substantial capacitive load. This can lead to very significant savings in power consumption. While this approach does not directly rely on improving the wires themselves, practical implementation requires substantial advances in integration as all components have to be compatible with Back-End-Of-the-Line (BEOL) processing. Substantial effort is currently in place, both in academia and industry, to explore memory devices that are on-chip embeddable. Resistive random access memories and magnetic random access memories have received much attention in this regard along with phase change memory which is already commercial as a stand-alone memory technology<sup>32</sup>. The ultimate benchmark for any on chip memory is the SRAM – substantial advance in either density or latency will be needed to make an impact in this context. With the potential  $\frac{10}{10}$  for large amount of on-chip memory, computing in memory  $(CIM)^{33}$  has recently garnered a lot of interest, especially for AI workloads where CIM could substantially reduce energy and latency associated with matrix vector multiplications. This is an example where device, algorithm and architecture are co-optimized to offer substantial system level benefit. However, for CIMs to be successful, energy associated with analog-digital conversion has to be kept small – currently considered a significant challenge.

Along the same direction, recent years have also seen substantial research in semiconducting oxide transistors as a potential cell transistor, or a drive transistor<sup>34</sup> to enable 3D integration of memory on top of the logic components. In addition to being amenable for BEOL processing, semiconducting oxides have large bandgap that allows very low leakage current that is advantageous for certain applications such as a DRAM transistor. However, challenges remain in terms of achieving the desired ON current, while holding on to a low leakage within a small voltage swing. Another challenge is the generation of oxygen vacancies with continuous voltage cycling that may lead to substantial threshold voltage shift and accelerated aging of such transistors. In addition, a p-type oxide channel has remained elusive to date<sup>35</sup> despite substantial research in the last few years. Nonetheless, the potential benefit for a 3D integrated oxide channel transistor is substantial, and innovations in new materials and advances in understanding of defect formation in such materials and novel defect mitigation strategies are of critical importance.

### **Conclusion:**

The last decade has seen a new trend in electronic devices. Going beyond just geometric scaling, functional improvement of various components by introducing new materials and novel physics is becoming increasingly common<sup>12</sup>. There is also a growing acceptance of the need for domain specific device technology, making the flavors of devices used on a chip increasingly larger every generation (this is being accelerated even more via heterogenous integration). These trends make the next decade particularly exciting for materials, physics, process integration and device innovation that will deliver increasingly improved energy efficiency.

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

### Low-Power High-Performance Electronics Carlos H. Diaz, TSMC <u>CHDIAZ@tsmc.com</u>

### Overview

The quest for sustainable growth in computing performance and expanded functional capabilities of information technology and communication (ICT) products requires energy-efficiency improvements of underlying technologies in devices, systems, architectures, algorithms and software, and information representation and processing. Bridging the gap between existing silicon nanotechnology and future VLSI needs innovations in devices and interconnect fabrics, each and all-cohesively enabling higher integration-density, performance improvements, and capabilities at lower power consumption crossgenerations. Continued growth in computing capacity requires significant improvements in energy efficiency for it to be sustainable as illustrated in Fig. 4 adapted from the SRC-SIA Decadal Plan of Semiconductors<sup>16</sup>. Artificial intelligence (AI) is a key element in the fourth industrial revolution. Increased cognitive capabilities are key to next generation AI, attaining them while decreasing the power consumption, as illustrated in Fig. 5, will be critical regardless of application domain. The quest for the necessary energy efficiency requires innovations at all levels from the basic technology structures and building blocks to the system architectures and algorithms including novel forms of information representation and processing, c.f.<sup>36</sup>. Research and development monumental efforts on silicon-based CMOS technology scaling continuously raise the bar on energy-efficiency, performance, density, reliability, and cost that exploratory devices, interconnects, and novel integration concepts ought to meet to be of impactful technological value. This section discusses emerging transistors, memories, and interconnect fabrics. It highlights open research areas, the necessary completeness of the metrics in research, and associated modeling challenges to identify viable alternatives to beyond the projected evolutionary paths of state-of-the art technologies.





**Fig. 4.** Sustainable computational capacity growth requires continuous technological innovations enabling necessary energy-efficiency demands<sup>16</sup>.

**Fig. 5.** Increasing AI capabilities towards humanlevel cognition hinge on energy-efficient innovations in information representation and processing and the semiconductor technologies.

### Transistors

Power supply scaling is a critical knob in boosting energy efficiency from generation to generation, capacitance being the other. The optimal nominal operating voltage (minimum) for a given speed goal is bounded to the left by leakage power and to the right by active power as illustrated in Fig 6. To retain or improve switching speeds while also reducing power supply, materials with significantly better transport properties than silicon are needed as shown in Fig. 7. One such candidate is germanium where research efforts on addressing critical challenges such as reliable and scalable CMOS-capable gate-dielectrics and n-type doping challenges made significant inroads, c.f.<sup>37</sup>. Transistor structures such as stacked gate-all around channels will enable improved electrostatic control / steeper subthreshold slope than present Fin-FETs resulting in significant reduction of minimum operating voltages as shown in Fig. 8<sup>38</sup>.





**Fig. 6.** Power supply scaling critical a fundamental knob for cross-generation enhancements in power scaling, energy-efficiency enhancements.

**Fig. 7**. Channel materials with significantly better transport properties key to boost drive strength and circuit speed while scaling power supply.



Fig. 8. Stacked gate-all-around channel structures to enable V<sub>DD</sub> scaling beyond Fin-FETs, c.f.<sup>38</sup>.

Exploratory work on low-dimensional materials such as transition metal di-chalcogenides (TMDs)<sup>39</sup>, arm-chair graphene nanoribbons (aGNRs)<sup>40,41</sup>, or semiconducting carbon nanotubes (CNTs)<sup>42</sup> seek to demonstrate their potential for higher performance at lower operating voltages than silicon-based state-of-the art logic transistors and their projected evolutionary paths; key metrics include CMOS capability, drive current per unit footprint, off-state leakage, reduced parasitic capacitances, and reliability, among others.

Synthesis of device-quality channel materials continues to make significant fundamental inroads. The growth of carbon nanotubes by iron-catalyzed CVD along with an electric field modulation of the semiconducting-CNT nucleation energy (electro-rq-nucleation) introduced by Wang et al. established

ACCEPTED MANUSCRIPT

Alphanet APL Materials

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

a viable path for the synthesis of high-purity semiconducting CNT arrays as illustrated in Fig. 9 adapted from<sup>43</sup>. Further work is needed to demonstrate high purity arrays (arrays with << 1ppm metallic CNTs) while also supporting high density (sub 5nm pitch) semiconducting CNTs within the array. Meanwhile, the GNR bottom-up synthesis of graphene nanoribbons from monomer precursor(s) continues to advance, c.f. <sup>40,44,45</sup>, demonstrating uniform-width ribbons along the growth direction but also in proving concepts that can produce nanoribbon hetero-structures as illustrated in Fig. 10. The bottom-up synthesis of a-GNRs provides a pathway to monodisperse ribbons having atomically smooth edges, a necessary characteristic to support the projected high-performance potential of a-GNR based logic transistors. Albeit current methods may suffice to validate transport properties at single transistor-level, further fundamental research work is needed to consistently produce long-enough ribbons (> 100nm), pre-empt ribbon edge defectivity, and to conceptualize and proof-concept the regular placement and orientation of ribbons in an array on a substrate.







Low resistance contacts are critical to asserting the performance potential of new transistors based on those novel channel materials. Figures 11 and 12 illustrate some of the best results to date for contacts to 2D TMDs and CNT channels respectively, c.f.<sup>46–50</sup>. Low-resistance contacts, particularly n-type, and the thermal stability under standard CMOS processing thermal budgets and standard operating condition requirements remain outstanding fundamental research challenges that needs to be addressed for contacts to these and other novel channel materials.

The unreactive nature of the surfaces in device-quality CNTs, a-GNRs, or 2D TMD channel materials constraints the formation of the corresponding gate dielectrics or interlayers to physisorption, c.f. <sup>51,52</sup>. This process requirement appears key to preserve the carrier transport properties that make these materials potential alternatives beyond silicon-based channels. Top-gated CNTs with ALD interlayer dielectrics produced in this way have been shown to support good subthreshold slopes of about 65mV/dec down to 15nm gate lengths <sup>42</sup>. Further fundamental research is still necessary to address the scalability and reliability of corresponding high-k gate-dielectrics, their CMOS thermal budget and process compatibility, and the demonstration of associated metal gate-stacks supporting multiple workfunctions.

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774



25 P-type N-type [46] O [49] Þ [47] < [47] R<sub>C</sub> (kD/CNT) 🌻 [48] -⊲ ⊲ Ó 0 0 50 50 100 100 0  $L_C$  (nm)  $L_C (nm)$ 

**Fig. 11.** Chart adapted from <sup>46</sup>. Notwithstanding reported improvements in contact resistance to 2D TMD channels, stable and CMOS compatible low-R contacts are still to be fully demonstrated.

**Fig. 12.** Advances in low resistance contacts to CNT channels. Lower resistivity contacts that are also thermally stable require continued research.

Despite the advancements on transistor exploratory work, theoretical and experimental fundamental work that is holistic in terms of the critical transistor metrics is still required to identify true platformviable alternatives to silicon-based CMOS transistors. Comprehensive and predictive, fundamental transport models that can realistically project on and off-state capabilities including thermally, and mechanically stable low-resistance contacts remain imperative. Also, key are the reduction in turnaround time (TAT) for fundamental screening of new materials synthesis and processing concepts through multi-scale modeling.

### **Memory Elements**

A representative compute memory hierarchy of a computing system is shown in Fig. 13. Emerging memory devices in each level of the memory hierarchy must outperform incumbent technologies on critical indexes to be considered promising alternatives. Those critical indexes include density, energy efficiency, speed, endurance, retention, environmental robustness, controllability, and complexity as proxy to cost/bit. Spin-orbit-torque MRAM (SOT-MRAM) fast-enough write-speeds and inherent endurance capabilities make this memory class a potential alternative to standard 6T-SRAM memory cells. In-plane (magnetization) type-Y SOT-MRAM cells, illustrated in Fig. 14, leverage the shape anisotropy of the magnetic tunnel junction stack to enable field-free write operation at relatively low write currents, c.f. <sup>53,54</sup>. However, type-Y SOT-MRAM cell size scalability is a fundamental challenge largely related to the requirements on shape anisotropy. As such, active research continues to be directed towards enabling field-free and low write current operation of perpendicular SOT-MRAM cells, specifically identifying and demonstrating materials with high spin generation and spin injection efficiency into the associated MTJ cell stack are paramount to meet attain write-currents that can be significantly lower than those of state-of-the art high-density SRAM cells while supporting also tight write-error rates and magnetic immunity requirements, c.f. <sup>55,56</sup>. Ferroelectric memories are also subject of active research for their high density and energy-efficiency potential<sup>57</sup>, progress in understanding and resolution of endurance has recently been reported<sup>58</sup> as shown in Fig. 15.



**APL** Materials

AIP Publishing





Increasing

Endurance



Cache

DRAM



Dev

1/Energy (W&R)

State-of-the-art

Environmental

1 /complexity 1/cost/bit

**Fig. 14.** SOT-MRAM type-Y and type-Z cells can support fast field-free operation. Low write current density, magnetic immunity, write speed, and bit-error rates remain challenging, c.f. <sup>54–56</sup>.

**Fig. 15.** Progress in fundamental understanding and approaches to high endurance ferroelectric memory cells has been reported, c.f. <sup>58</sup>.

Emerging memory research and development demands ever increasing modeling capabilities to enable accurate, predictive, and fast TAT mapping of the design space including process variability, bit-errorrate, retention, and endurance metrics that along with power-performance-area (PPA) indicators are key to assert alternative memory cells across the memory hierarchy.

### **Interconnect fabrics**

The resistance of vias, via-line interfaces, and lines represent a continuous challenge to the attainable chip-level performance and energy efficiency in advanced nodes. The search for materials with the goal of 2x or larger resistance reduction over elemental state-of-the-art solutions is a critical technology challenge; yet when successful significant power-performance benefits are expected at the corresponding inception node as illustrated in Fig. 16 left panel. The right panel in this figure exemplifies some promising results on very low resistivity novel interconnect material exploration<sup>59</sup>. Inter-chip data movement (e.g., between external memory and processing units) is also an area of significant opportunities for elevating the system-level performance and energy efficiency<sup>59,60</sup>. Scalable 3D-interconnect fabrics enabling increasingly higher intra and cross-die connection density as shown in Fig. 17 will be instrumental to denser VLSI systems supporting very high memory bandwidths<sup>59,61</sup>.

the online version of record will be different from this version once it has been copyedited and typeset

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

This is the author's peer reviewed, accepted manuscript. However,



**Fig. 16.** Novel materials beyond elemental interconnect solutions continue to be searched with the goal of seeking 2x or larger via and line resistance reduction for significant chip-level power-performance benefits at inception node.

206

250



**Fig. 17.** 3D chip-stacking integrated into 2D/2.5D advanced packaging enables combined system-level performance, power, form factor, and functionality benefits, c.f.<sup>59,61</sup>.

### **Concluding Remarks**

Systems with increased levels of performance, functionality, and density will require increasingly more significant energy-efficiency innovations from software to process technology. Significant progress continues to be made in exploratory devices and interconnects. Yet challenges remain to attain proofs of concept which meet complete sets of critical metrics asserting their potential over evolutionary state-of-the art silicon-based pathways. To this end, experimental efforts compounded with a robust computational modelling framework remain imperative to efficient and effective research and pathfinding by mapping comprehensive sets of critical metrics over the relevant design space.

### Acknowledgement

C.H.D acknowledges financial support from TSMC.

Magnetoelectric Devices Towards Low-Energy Logic Dmitri E. Nikonov and Ian A. Young Intel Corp, Hillsboro, Oregon 97124, USA dmitri.e.nikonov@gmail.com ian.young@intel.com

### Abstract

The growth of computations performed in the world leads to an un-sustainable growth in required energy. To avoid this crisis, dramatic improvements in the energy efficiency of computing devices must be discovered, researched, and developed. One of the most promising types of energy efficient logic devices in research, is based on the use of magnetoelectric (ME) materials. The operational features of each one of these ME devices are described in this paper. Future directions of research, such as lowering the switching voltage and raising the output voltage of these energy efficient logic devices, are discussed.

### **1. Introduction**

The tremendously successful development of information technology (IT) was enabled by the scaling of the semiconductor process according to Moore's law<sup>5</sup>. For the first 20 years it relied on bipolar transistors and for the following 40 years - on the MOSFET (Metal Oxide Semiconductor Field-Effect Transistor) and CMOS (Complementary MOSFET) transistors. The insatiable customer demand for computing, mostly internet services and AI workloads, resulted in the growth of computing operations performed in the world per year by 100x per decade<sup>16</sup>. Even with continued computational energy efficiency improvement from Moore's scaling, the corresponding consumed energy is growing at >10xper decade. If this trend continues, the energy demand will reach a few ten's of percent of the global energy supply by 2030. Therefore, the discovery of super-energy-efficient devices and circuits  $(SEEDC, >100X \text{ better than CMOS}))^{16}$  will be required to avoid a stagnation of IT computing performance. This requirement flies in the face of the conventional wisdom in the computer industry - where the speed of circuits (commonly referred to as 'computing performance') for single-thread computing is valued by customers. Now, instead, the energy efficiency of the computing devices is valued. Nowadays, in most of the specifications of computer chips, one quotes 'performance per power' such as TOPS/W (tera-operations per second per Watt) which is just the inverse of the energy of switching the logic circuit for a given operation; it does not contain its speed. In addition, the potential speed of these integrated logic circuits, in turn, cannot be utilized across all computing application segments (from the datacenter to wearables) due to the limitations on the power delivery and the removal of dissipated heat.

Research on logic devices beyond CMOS has been underway for more than 15 years, and a significant share of this research was supported through the industry consortium, the Semiconductor Research Corporation. Such computing devices utilize multiple physical quantities other than electric ones (charge voltage, current) to hold the computing state<sup>1</sup>. Among them are electric dipole, spin and orbital momentum of electrons and, equivalently the magnetic moment associated with them, strain, orbital state of electrons, intensity of light, etc. Some of them use collective states (aka 'order parameter') of multiple particles, such as ferroelectricity, ferromagnetism, ferrodistortion, superconductivity, Bose condensate, coherent states of light, etc. Some of the materials, called multiferroics, possess more than one collective state. Simulation benchmarking of a wide variety of such devices<sup>62,63</sup> enabled researchers to identify the best pathway to computing energy efficiency – the lowering of the power supply operating voltage.

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

Spintronic devices, having magnetic moments as a computing variable, can be switched by a variety of phenomena. Among them are: the magnetic field of a current in a wire, spin-transfer torque (the effect of spin polarized current contributing magnetic moments), spin-orbit torque (the effect of coupling of the orbital motion and spin in some materials), exchange bias, i.e. a quantum interaction due to exchange transfer of spin polarized carriers across an interface, magnetoelectric coupling in some materials, etc. Spin orbit interaction can originate in a bulk of the material ('spin Hall effect') or at an interface ('Rashba-Edelstein effect'). Spintronic devices were shown to operate at lower voltages. Among them, the ones relying on the magnetoelectric (ME) switching were standing out in terms of lowest energy consumption and this was due to the fact they operate by charging of a capacitor. This contrasts with various spin transfer torque devices which require driving a current for longer time periods to ensure switching despite the thermal fluctuations on the magnetization. For a review of spintronic devices research and attempt to map the pathways for the future. We focus on devices for logic. Various non-logic devices such as ME memory<sup>65</sup>, ME antenna, sensors, filters, etc.<sup>66</sup> are outside the scope of this paper.

### 2. Review of magnetoelectric device research

In this section we briefly summarize the principle of operation of each device and point out their advantages and disadvantages. Advantages common to all devices are:

- non-volatility (unless there is no stable binary state, such as in spin wave devices)
- low energy ME switching.

### A. Magneto-electric spin-orbit (MESO)<sup>11,67</sup> device.

MESO comprises the magneto-electric (ME) module which writes the computing state, i.e., converts the input voltage into the direction of magnetization, and the spin-orbit (SO) module which reads the computing state.

The ME module uses a ME multiferroic such as BiFeO<sub>3</sub>. When the input voltage charges the capacitor with BiFeO<sub>3</sub>, its ferroelectric polarization switches. The antiferromagnetic order as well as canted magnetization in BiFeO<sub>3</sub> are locked to the polarization and thus switch too. BiFeO<sub>3</sub> exerts exchange bias on an adjacent ferromagnet (FM, e.g., CoFe) and reverses its magnetization.

The SO module comprises a transistor which drives current through the FM. The FM spin polarizes the current in the direction of its magnetization. Then a material with spin orbit coupling (SOC) can convert the spin direction into the charge current direction via the inverse spin-orbit effect (called inverse spin Hall effect if it occurs in the bulk, and inverse Rashba-Edelstein effect if it occurs at an interface). Thus, the direction of the output current reads the magnetization in the device.

In recent years, a complete MESO device has been demonstrated<sup>68</sup>. It included the demonstration of the magnetization switching by the magnetoelectric effect at  $\sim$ 200mV, the voltage generation due to spin-orbit effect, and the process integration to fabricate the ME and SO modules monolithically in the same chip.

Advantages:

- favorable scaling of the energy with size, specifically the width of the FM
- electrical (rather than spintronic) interconnects
- the output from the SO module is an electro-motive force (rather than magnetoresistance) which can charge a capacitor directly (i.e., the load capacitance of the interconnect and the device)

Disadvantages:

• requires a transistor to drive current through the SO module

**APL** Materials

AIP Publishing This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

- the output voltage of the SO module is low in demonstrations up to now
- the FM switching speed is limited by the time of the magnetization precession (~1ns)

Circuit simulations of MESO<sup>69</sup> discovered potential problems with sneak path currents and suggested solutions. Further circuit works <sup>70,71</sup> resolved such problems by using the differential inputs and outputs of the device, which enabled electrical isolation of stages, and gave deeper insights into the effects of spin transport in three dimensions and the influence of the backflow current.



Fig. 18. Schemes of the MESO logic, (left) single-ended<sup>67</sup> and (right) differential<sup>70</sup>.

### **B.** Composite-input magnetoelectric-based logic technology (CoMET)<sup>72</sup>.

The COMET device consists of the write and read modules as well. In the write module, the ME effect in a ME ferroelectric converts the input voltage to the magnetization direction in the FM. The direction of magnetization is transmitted from the write to the read module as a motion of the domain wall. The domain walls are driven by the spin Hall effect (SHE) of the current flowing in the SHE layer under the FM. In the read module, the direction of magnetization is converted to voltage by the inverse ME effect in another ME ferroelectric. Then a sensing CMOS circuit converts the output voltage into another voltage suitable to drive the next stage of CoMET logic.

### Advantages:

• made cascade-able by the sensing CMOS circuit

Disadvantages:

- longer logic switching delay due to a relatively low domain wall speed compared to electric interconnects. (Even though the speed of domain walls as high as ~4km/s was demonstrated<sup>73</sup>, the speed of electric interconnects is ~500km/s.)
- propagation of domain wall is less energy efficient than electric interconnects.
- Output voltage in inverse ME effect may be low.

Circuits such as a non-volatile flip-flop has been envisioned with COMET<sup>74</sup>. These devices can implement a complete set of logic gates (MAJ, (N)AND, (N)OR, etc.) as is the case for the rest of spintronic logic reviewed here.



AIP Publishing

Fig. 19. Scheme of the COMET logic device<sup>72</sup> and a non-volatile flip-flop<sup>74</sup>.

### C. Anti-ferromagnetic spin-orbit read (AFSOR)<sup>75</sup> device.

The AFSOR device is similar to a usual MOSFET. It uses the gate voltage to switch the electric polarization in a multiferroic ME material (such as BiFeO3). This is accompanied by switching of the net magnetization in the ME material. Unlike usual MOSFETs, the channel in AFSOR comprises a material with spin-orbit coupling (e. g. a topological insulator being an extreme case). Then carriers with spins with one orientation (labeled 'up') predominantly flow in one direction along the channel, while the spin with the opposite orientation (labeled 'down') predominantly flow in the opposite direction. When the magnetization in the ME material favors one direction of spin of carriers by lowering their energy, this results in a unidirectional conduction, i.e., lower conductance in one direction that the other. If the FE polarization of the multiferroic ME material switches, the direction of conduction is reversed.

Advantages:

- uses the efficient field effect for controlling current.
- Electrical isolation of the write and read paths.

Disadvantages:

- need to demonstrate higher net magnetization in a ME material.
- the degree of unidirectional conduction is low in SO demonstrations up to now.

Reliance on the unidirectional conductance requires circuits which are different from traditional CMOS ones. An example of such circuits and their benchmark is presented in Ref. <sup>76</sup>.



Fig. 20. Scheme of the AFSOR logic device<sup>75</sup>.

### **D.** Spin-orbit torque field-effect transistor (SOTFET)<sup>77</sup>

The SOTFET uses the SO torque to switch the direction of magnetization of a FM in the write module. The change of magnetization switches the magnetic order in the ME multiferroic, then the ferroelectric polarization should follow. In the read module, the direction of polarization opens or closes conduction in a semiconductor channel like in a typical FET. In usual ME materials, like BiFeO3, the energy of the ferroelectric order is much higher than that of the magnetic order. Thus, the magnetic order is driven by the polarization. The opposite situation is required for a SOTFET. This necessitates the search for ME materials with a stronger magnetization and weaker polarization<sup>78</sup>. No material or material combination of materials has been found that fully satisfies this requirement with the remaining condition that the phase transition temperature is significantly higher than the room temperature.

Advantages:

- uses the efficient field effect for controlling current.
- Electrical isolation of the write and read paths.

Disadvantages:

- requirement of stronger FM and weaker FE in the multiferroic dictates the choice of a material which has not been identified yet.
- the speed is limited by the time of the magnetization precession (~1ns).

Circuit simulations<sup>79</sup> demonstrates that typical logic gates, Random Access Memory (RAM), and ternary content-addressable memory (TCAM) can be implemented with the SOTFET.



Fig. 21. Scheme of the SOTFET logic device<sup>77</sup>.

### **E.** ME-driven spin wave devices<sup>80</sup>.

For spin wave devices, the electrical-to-spin transduction is expected to be more energy-efficient if the ME effect is used. In the implementation below, a heterostructure of a piezoelectric and a magnetostrictive material is used. In the write module, an AC voltage is used to excite a spin wave in a FM waveguide. The spin wave propagates to the read module, where the alternating magnetization is converted into an AC voltage in a similar ME heterostructure as in the write module. A spin-wave majority gate has been experimentally demonstrated<sup>81</sup>.

Advantages:

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

- ME effect in a heterostructure is expected to be more efficient than in a single material.
- possibility to use both amplitude and phase for logic functions.

Disadvantages:

- the output is a propagating spin wave signal rather than an element which can hold the logic state. There have been theoretical proposals of such<sup>82</sup>, but they have not been experimentally implemented.
- difficulty of using AC voltage inputs and outputs to realize logic.

Circuit simulations<sup>83</sup> show that spin wave circuits can efficiently implement complex logic functions (due to the use of majority gates) and compare favorably with CMOS.



Fig. 22. Scheme of a ME-driven spin wave device<sup>80</sup>.

APL Materials

### 3. Benchmarking

Simulation benchmarking of exploratory energy efficient logic devices is often useful to map the future direction of their development. Here we present the benchmarking results for CMOS, tunneling FET (TFET), ferroelectric FET (FEFET), and MESO with their dependence on the supply voltage. The method follows closely Ref.<sup>63</sup>. Updated benchmarking studies covering many spintronic devices and circuits can be found in<sup>84</sup>.



Fig. 23. Reproduced from <sup>84</sup>. Energy versus delay of a 32-bit ALU for a variety of charge- and spinbased devices. Please see the original paper for the labels of devices. The red star indicates the preferred corner.

We observe that, as expected, the energy of operation decreases, and the delay increases as the supply voltage is decreased (~ constant Energy x Delay product). The increase of delay becomes very dramatic for CMOS at Vdd < 0.4V. This is caused by the necessity that the MOSFET has an appreciable (~0.3V) threshold voltage to efficiently turn off its current at a gate-to-source voltage = 0V. The on-current strongly decreases as the supply voltage approaches the threshold voltage. The advantage of a TFET over the MOSFET is that the subthreshold slope is steeper and thus the threshold voltage can be decreased<sup>85</sup>. Besides, the charge in the channel of TFET can be lower. Thus, TFET can be faster at the same energy. However, the difference in delay and energy between CMOS and TFET is less dramatic than with other beyond CMOS devices. FEFET can have a steeper subthreshold slope due the negative capacitance effect<sup>86</sup>. The switching delay of an FEFET is limited by the intrinsic switching time of a ferroelectric material. The operating supply voltage can be further decreased in ME spin orbit logic provided the coercive voltage of ME materials can be sufficiently decreased, since it is not limited by

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

the threshold voltage. The delay of MESO is limited by the intrinsic switching time of a nanomagnet (~1ns).

In summary, decreasing the supply voltage is the main pathway to decreasing energy in logic devices. Beyond CMOS devices have a different slope of energy versus delay dependence and can be more efficient than CMOS at lower voltages.

One should not interpret the trade-off of slower speed for lower energy as unfavorable. Such a tradeoff has been made in 1990s via a transition of mainstream electronics (personal computers and mainframes) from bipolar transistors to CMOS transistors. Then and once again nowadays, the energy efficiency is valued more than speed. One of the reasons for that is that the dissipated heat power per unit area is limited by our ability to remove this heat. With this limitation in mind, one cannot use the full speed of high-performance CMOS transistors, and one must decrease the activity factor of circuits. This way, more energy efficient circuits can allow a higher computing throughput that CMOS. From that point of view, increasing the device speed would be counterproductive.



Fig. 24. Benchmarking of energy vs. delay of a single operation of an ALU based on CMOS (blue), TFET (red), FEFET (orange), and MESO (green) devices for a range of voltages (labeled next to corresponding dots).

4. Requirements for future development

Let us give our view on the trends in exploratory research for low voltage devices.

1) Logic devices need to fulfil certain tenets <sup>62</sup> to be used as building blocks of digital logic for computing. One of the tenets is the devices need to be cascade-able, e.g., the output voltage can drive the input of the next logic stage. Otherwise, additional circuits, with their corresponding delay and energy expense, are required to amplify device's output logic signal.

2) The need to decrease the ME switching voltage. Some experimental progress has been made in reaching ultra-low switching voltage<sup>87</sup>. In general<sub>4</sub> the use of quantum materials, exhibiting novel

phenomena, such as having unusual order parameters that are collectively switched, can have energy barriers which are easier to switch<sup>1</sup>.

3) The need to increase the output voltage via stronger spin-to-charge conversion. Note that the figure of-merit for spin-to-charge conversion is different than that for spin-orbit torque. Pathways for the improvement of the SO output voltage<sup>88</sup>, in which both higher spin Hall coefficient and higher resistance of the SO material are required. Materials such as SrIrO3<sup>89</sup> are of interest.

4) Avoiding the delay limitation of the FM switching. This requires creative thinking to discover "magnet-less" device schemes. In this regard, an experimental demonstration<sup>90</sup> proved that it is possible to reverse the sign of the spin-orbit effect by an adjacent ferroelectric. One needs to come up with ways to read-off of the polarization state or the antiferromagnetic state of a ME material. One of the possibilities is to read the antiferromagnetic order by the anomalous Hall effect<sup>91</sup> directly, without an intermediate FM.

5. Conclusions

In summary, we presented some leading examples of ME logic devices, which were proposed mostly in the last 5 years, and summarized the status of research on them. They have attractive features as well as challenges to overcome. To make them viable building blocks for logic circuits, their material parameters need to be dramatically improved. This requires creative ideas and research into unconventional materials and devices.

AIP Publishing APL Materials This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

### Neuromorphic Engineering — Bio-inspired and Bio-mimicking Computing Platforms Donhee Ham, Harvard University (donhee@seas.harvard.edu)

### donhee@seas.harvard.edu

The biological neuronal network—the brain—boasts unique computing abilities, such as easy learning from few and noisy data, adaptation to the environment, autonomy, and cognition, and all of these at low power consumption. Neuromorphic engineering originally attempted to closely mimic the details of the biological neuronal network on a silicon integrated circuit<sup>92</sup> in hopes of reproducing the unique computing capabilities of the brain, but such close brain mimicry proved difficult due to the lack of knowledge on how a large number of neurons in the brain wire to create its functions. The goal of neuromorphic engineering thus was relaxed from the detailed mimicry of the biological neuronal network. A notable example of such brain-inspired design is the non-volatile memory (NVM) crossbar array<sup>93–100</sup>that performs analog vector-matrix multiplications—or analog multiply-accumulate (MAC) operations—in low power. The NVM crossbar array, which co-locates memory and computing, is inspired by the brain where biological memories (synapses) are spread across the neuronal network. At the same time, this bio-inspired NVM crossbar array does not mimic the details of the biological neuronal network. At the same time, this bio-inspired NVM crossbar array does not mimic the details of the biological neuronal network.

The bio-inspired in-memory computing with the NVM crossbar array may one day prove useful for artificial neural net (ANN) computing for artificial intelligence (AI). The commercial success of AI is enabled by digital processors, such as graphics, neural, and tensor processing units (GPU, NPU, and TPU), tailored for the ANN computing. They handle well the intensive vector-matrix multiplications, the most frequent computation in ANNs. However, shuttling ANN weights from off-chip memory to these digital processors consumes a significant power. In contrast, in-memory computing based on NVM crossbar arrays <sup>93-100</sup>that co-locate memory for weight data storage and computing (analog vectormatrix multiplication) can achieve a lower power consumption. In the standard NVM crossbar array architecture shown in Fig. 25, each memory cell in the array, which stores an ANN weight as its conductance value, multiplies an input voltage by the weight based on Ohm's law to produce a current. Each column of the array,



**Fig. 25.** Conventional memory crossbar array. Each column connects memory cells in parallel. Reused with permission from Ref.<sup>101</sup>, Springer Nature Ltd.

which connects the memory cells in parallel, then adds the memory cell currents based on Kirchhoff's law. Thus, each column current is the dot product of the input vector consisting of the voltages fed to the rows and the vector consisting of the column's weight values. Then the vector comprising all column currents is the multiplication of the input voltage vector and the weight matrix of the array. In this way, the crossbar array co-locates memory and analog computing, removing the power dissipation associated with shuttling ANN weights.

### 1. The frontier of in-memory computing – an example with magnetic synapses

The study of the NVM crossbar array has been especially active with resistive and phase-change random access memory (RRAM and PRAM)<sup>93–100</sup>. In contrast, crossbar arrays with magnetoresistive random access memory (MRAM) for in-memory computing have only recently been demonstrated<sup>101</sup>, which we will describe here to illustrate an example effort in the frontier of in-memory computing. The MRAM is based on a magnetic tunnel junction (MTJ) comprising two magnetic layers sandwiching a thin insulator. The two magnetic layers can have parallel or anti-parallel magnetizations,

**APL** Materials

AIP Publishing

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

which respectively lead to low  $(R_L)$  or high  $(R_H)$  resistance. The prior challenge for building an MRAM crossbar array stemmed from noticeably small  $R_L$  and  $R_H$  values, with which the conventional crossbar array (Fig. 25) with the column connecting memory cells in parallel (with the column output being the sum of the memory cell currents) would dissipate a considerable power. The recent development of the MRAM crossbar array<sup>101</sup> came over the issue with a new crossbar array architecture, where each column connects memory cells in series with the column output being the sum of the memory cell resistances.

This architecture uses a memory cell of Fig. 26a, featuring two parallel paths, with each path formed by a field-effect transistor (FET) switch and an MTJ in series. The FETs of the left and right paths are gated by a binary input voltage IN ( $V_{\rm L}$  or  $V_{\rm H}$ ) and its complementary voltage, respectively. The MTJs on the left and right path store a binary weight  $W(R_L \text{ or } R_H)$  and its complementary weight, respectively. As IN selects one path of the two, the cell's output becomes the MTJ resistance of the selected path. The cell outputs for all 4 possible IN and W combinations (Fig. 26b) show that the cell output is the binary multiplication of IN and W, if we assign 1 to  $R_{\rm H}$  and  $V_{\rm H}$ , and -1 to  $R_{\rm L}$  and  $V_{\rm L}$ . This switching-based analog binary multiplication to output the memory cell resistance replaces the Ohm's law based multiplication that outputs the memory cell current in the standard crossbar array.

In the new architecture, each column stacks these memory cells in series (Fig. 26c). The cell's memory output resistances are then summed to yield the column resistance *R*, which is the column output. This column resistance sum replaces the Kirchhoff's law based column current sum in the standard crossbar array. The column R is the dot product of the input vector consisting of IN values fed to the rows and the weight vector consisting of the column cells' W values. Then the vector consisting of all column resistances is the multiplication of the input voltage vector and the weight matrix of the array. This architecture lowers power consumption for small  $R_{\rm L}$  and



Fig. 26. (a) MRAM memory cell with a binary input voltage IN and a binary weight W. (b) Memory cell resistance for all 4 combinations of IN and W values. (c) MRAM crossbar array. Each column stacks memory cells in series. Adapted with permission from Ref.<sup>101</sup>, Springer Nature Ltd.

 $R_{\rm H}$ , enabling the MRAM crossbar array. The MRAM crossbar array<sup>101</sup>, with an energy efficiency of 262 ~ 405 TOPS/W, performed all vector-matrix applications for a 2-layer ANN to classify 10,000 MNIST digits with a 93.23% accuracy, and a part of vector-matrix applications of a 10-layer ANN to detect faces with a 93.4% accuracy.

This development complements other NVM types for in-memory computing, as different NVMs bring differing merits (for MRAM: energy, speed, stability, endurance) and drawbacks (for MRAM: 1b per cell). As MRAM is a commercially mature NVM embedded in CMOS technology, this development can also be a seed for future fully integrated in-memory computing processors, where many crossbar  $\frac{27}{27}$  arrays would be integrated with CMOS electronics to map out the entire ANN for not only vectormatrix multiplications but also digital processing (such as pooling and activation). In fact, the commercial viability of in-memory computing based on memory crossbar arrays needs to be studied with such a fully integrated processor chip, carefully examining how the power consumption reduction in crossbar arrays would translate to the power consumption reduction in the overall chip, and whether the reduced power consumption is worthy of having to live with drawbacks of in-memory computing such as analog computing error and increased chip area due to the storage of weight data on the processing chip itself.

### 2. Bio-mimicking computing platform from neurobiology

The NVM crossbar array is inspired by the memory-compute co-location feature of the brain, but it does not mimic the details of the biological neuronal network to reproduce the unique computing abilities of the brain. While close <sup>92</sup>brain mimicry has been difficult due to the lack of knowledge on neuronal connections in the brain, recent advances in neurobiology tools bring us closer to mapping the biological neuronal connectivity map, and this in turn may help the close brain mimicry, the original goal of neuromorphic engineering.<sup>92</sup>

A notable example of such new tools is the CMOS nanoelectrode array<sup>102,103</sup>, a neuro-electronic interface capable of massively parallel intracellular recording of mammalian neuronal networks (Fig. 27). Parallelization of intracellular recording has been a significant pursuit, for it would allow for the functional synaptic connectivity mapping in a biological neuronal network, but proved difficult. For example, the patch clamp electrode transformed neurobiology with its highly sensitive intracellular recording: it can measure not only action potentials but also synaptic signals and thus can find and study a synapse. But as the patch clamp cannot be scaled into a dense array, only up to  $\sim 10$  parallel patch recordings were possible, with which mapping a network-wide synaptic connectivity is difficult. For another example, the microelectrode array<sup>104,105</sup> can record many neurons so it can monitor a network, but it is a low-sensitivity extracellular method and cannot record synaptic signals. The CMOS nanoelectrode array (Fig. 27) finally parallelized intracellular recording<sup>102,103</sup>, with both surface nanoelectrodes and the underlying CMOS circuits being critical for this feat. In Ref.<sup>102</sup>, the CMOS nanoelectrode array with 4,096 recording sites measured intracellular signals from 1,728 sites, a great advance from ~10 patch intracellular recordings. As the network-wide intracellular recording data includes synaptic signals from many neurons, one can find synaptic connections from the data. In Ref.<sup>102</sup>, 304 excitatory and inhibitory synaptic connections were mapped from the 1,728 intracellular signals obtained from 19 min recording, a throughput unprecedented in functional synaptic connectivity mapping.

Such functional synaptic connectivity map extracted from the network-wide intracellular recording data may then be imitated by a solid-state memory network, a computing platform that would more closely mimic the biological neuronal network. So far, the parallel intracellular recording has been done on rat



**Fig. 27.** CMOS nanoelectrode array for network intracellular recording. Adapted with permission from Refs. [88, 96], Springer Nature Ltd.

cortical neurons *in vitro* cultured on the surface of the CMOS nanoelectrode array. Challenges, and also opportunities, thus lie in developing a CMOS nanoelectrode array can onward be developed for *in vivo* network-wide intracellular recording (currently available *in vivo* recording tools are all extracellular techniques<sup>105</sup>). Ref.<sup>95</sup> details this approach to leverage state-of-the-art neurobiology tools for retargeting the original neuromorphic goal. 28

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

Computing-in-Memory Design and Benchmark Meng-Fan Chang<sup>1,2\*</sup>, Win-San Khwa<sup>1</sup>, Ashwin Sanjay Lele<sup>1</sup> <sup>1</sup>Corporate Research, TSMC, Hsinchu, Taiwan <sup>2</sup>National Tsing Hua University, Hsinchu, Taiwan \*E-mail: <u>mfchangf@tsmc.com, mfchang@ee.nthu.edu.tw</u> <u>WSKHWA@TSMC.COM</u> ALELE@tsmc.com

**Introduction**: As we march deeper into the age of Artificial Intelligence (AI) and big data, the edgecomputing hardware supporting large matrix multiplication workloads is becoming ubiquitous. The computing needs to provide high precision while squeezing dense on-chip model storage with energy efficiency. Conventional general-purpose architecture utilizes memory and computing circuits separated with intermediate cache hierarchy to handle spatio-temporally localized access patterns within a small working set<sup>106</sup>. However, the need to support such random accesses is not mandatory for AI workloads that have deterministic but massive working sets. This results in perpetual shuffling of data between the memory and computing with large energy and latency costs on conventional hardware. This has resulted in efforts on bringing computing close to the memory using newer computing architectures called computing-in-memory (CIM). The CIM includes strategies to bring computing elements close to the memory (near-memory computing or NMC) or merging computing with the memory (in-memory computing or IMC)<sup>107</sup>. These methods suppress unnecessary data movement which improves latency, power consumption and efficiency.

CIM Background: Fig. 28 compares the conventional computing with CIM alternatives. NMC operates on similar principal as that of conventional processing with memory readout and processing occurring sequentially. However, the computing circuits are close to the memory array which reduces the data transfer costs and the predictable access and computing patterns allow completion of an operation within a single clock cycle. On the other hand, IMC uses memory to store the model weights and the input are applied to the memory array to fuse the computing with memory with mixed-signal readout with minimal data movement overheads. CIM requires a dense storage memory to keep the weights of the model on-chip to avoid energy cost of reading external memory while the inputs are typically provided externally. SRAM has been utilized previously for both NMC and IMC because of mature process integration and continuous scaling capacity with process nodes<sup>108–114</sup>. However, the volatility of SRAM causes efficiency degradation with continuous leakage when the edge processor is deployed in mostly-off scenario and latency degradation during initialization for every wake-up call. DRAM suffers from similar volatility constraint with additional challenges in process integration with CMOS at scaled nodes. The leakage and refresh cost of the previous volatile memory choices can be mitigated by various non-volatile memory devices (NVM) like process integrated RRAM<sup>96,115–124</sup>, PCM<sup>98,125-130</sup> and STTMRAM<sup>101,131-136</sup>. These devices offer greater density compared to SRAM at similar process nodes.

Fig. 29 shows the example of CIM operations with 1T1R RRAM memory array storing the model weights. NMC uses adjacent computing units for carrying of the operations like addition/multiplication etc. The memory operation involves activating a word-line (WL) to read the bit-lines (BL) current accumulated on the source-lines (SL) using sensing circuitry and utilize the output data in the computing circuits to produce results in a single clock cycle. On the other hand, IMC uses the memory array to carry out the multiply and accumulate (MAC) operation within it. This is carried out by applying the inputs at the WL which causes the current in the devices depending upon their resistance value. This accumulates over the BL and is read using a readout circuit to produce a localized multi-

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

input multi-weight operation in a single clock cycle with high throughput and high efficiency. The article will focus on nonvolatile in-memory computing (nvIMC) operations because of the extreme energy efficiency achieved by Silicon-verified macros over the past decade.

**IMC Design**: High accuracy requirement of computing puts stringent constraints on computation precision and encoding of inputs and weights, readout circuitry for outputs and handling device non-idealities. This multi-dimensional design space offers ample choices to tune the design.

*Input*: Most neural-nets (NN) use rectified linear unit (ReLu) activation requiring efficient input encoding for positive activations and Fig. 30 shows the different approaches. Serial binary (SB) approach applies the bits of the input sequentially at the WL and the outputs from the sensing circuit are read over every BL. The outputs are externally added with place-value-aware accumulation with the computing time being proportional to the bit-width (n)<sup>137</sup>. Pulse width modulation (PWM) approach alters the duration of the input pulse depending upon the binary value stored within the number and the accumulated charge in the BL provides the output of MAC operation<sup>123</sup>. The worst-case latency scales exponentially (2<sup>n</sup>) with increasing bit-widths. The third scheme uses analog input voltage (AIV) by converting the digital input values to analog values using digital-to-analog converters (DAC) and produce outputs within a single clock cycle<sup>124</sup> irrespective of the bit-width. However, the encoded voltage needs to be lower than the programming voltage to avoid read-disturb and additional DAC hardware is required to speed up the computation. Both PWM and AIV approaches are susceptible to error injection due to process-voltage-temperature (PVT) variations causing inaccurate voltage or duration encodings.

*Weight*: NN weights typically contain both positive and negative values and the approaches dealing with incorporating the sign of the operation are shown in Fig. 31. The first approach uses separate banks for storing the positive and negative weights<sup>138</sup>. The sensed outputs are subtracted externally. However, the simplicity of computation results in 2x storage requirement and compute energy. The 2's complement weight approach uses the MSB to store the sign of the weight. The computation over each column is combined with the place-value using a separate MSB detection circuit. This saves storage hardware at the cost of slightly higher computational overhead<sup>123</sup>. Both input and weight encoding schemes require MAC computation outside the IMC macro which have been demonstrated using charge sharing<sup>139</sup>, capacitive coupling<sup>140</sup> or digital additions<sup>117</sup>.

*Implication of memory devices*: NVM devices typically have variation in the resistance in both high and low resistance states (HRS, LRS) caused by process variations. Additionally, the ratio of the resistance in HRS and LRS (R-ratio) varies for different NVM choices. These variations result in the bitline current (I<sub>BL</sub>) having a wide distribution and limited separation (sensing margin) between adjacent output values as shown in Fig. 32. For example, the case of sensing '3' over a 9-WL read configuration can be because of 3 driven-WL accessing 3 LRS-cells (3L0H). Similarly, this case may also be for 3 driven-WL accessing 3 LRS-cells and 6 driven-WL accessing 6-HRS cells (3L6H). Such pattern-dependency widens the distribution for each output value and compresses the sensing margin. Smaller R-ratio makes it further challenging to distinguish I<sub>BL</sub> for, say, 3L6H and 4L0H. Fig. 33 shows how increasing output bit precision (9 WL in this case) reduces the sensing margin because of multiple crowded distributions for every output<sup>107</sup>. The sensing margin improves if the device offers larger R-ratio and the pattern dependent contribution of HRS current reduces. R-ratio improvement is possible by over-setting and over-resetting a device to widen the resistance window and circuit techniques have been proposed to cancel I<sub>HRS</sub><sup>141</sup>.

*Output readout methods*: The current over the BL needs accurate readout circuit which is demonstrated using both voltage-mode analog-to-digital converters (ADC) and current-mode sense amplifiers (CSA)<sup>107</sup>. Both schemes require the sensing voltage to remain under the programming voltage to avoid read disturbance. CSA uses current mirrors to combine place-value-aware currents from adjacent BLs

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

followed by readout to digital domain as shown in Fig. 34. Voltage-mode approaches use current to voltage converter (IV converter) to convert I<sub>BL</sub> to voltage, followed by combining the voltages into partial analog voltages (partial MACs) which are sensed by the ADC. Current-mode readout provides  $V_{DD}$  independent readout but causes DC power with DC currents. On the other hand, voltage-mode readout suppresses power consumption at the cost of reduced signal margin (increased errors) with changing  $V_{DD}$ . Voltage-mode scheme from<sup>123</sup> show 1.88x power reduction compared to current-mode scheme from<sup>142</sup> by eliminating the DC currents (Fig. 35). Additionally, the area consumption of the two modes is compared in Fig. 36 where generating multiple references and noise-tolerant large transistor results in larger area utilization for current-mode sensing. The trade-off is effectively utilized in previous approaches<sup>123,128,141</sup>.

**Benchmark:** Fig. 37(a) illustrates the benchmark of recent Silicon-verified CIM publications. Digital SRAM-IMC has achieved the highest overall performance in terms of compute density (TOPS/mm<sup>2</sup>) and energy efficiency (TOPS/W). However, nvCIM and analog SRAM-IMC also show their strengths in energy efficiency and compute throughput density, respectively. SRAM-IMC designs achieve excellence compute density with smaller memory capacities of tens of kilobits (kb) that provide smaller parasitics and higher area fraction utilized by the memory array. In contrast, high cell density of nvCIM devices results in memory capacity of several megabits (Mb) or more. This, along with a large area overhead of readout ADCs hamper the performance metrics involving area density. Fig. 37(b) provides another perspective by incorporating memory capacity into compute throughput density on the x-axis. This reveals that the compute density separation among different CIM architectures diminishes if memory capacity is considered. Additionally, the key differentiator of nvCIM, its nonvolatility, is application dependent and challenging to incorporate in these analyses. Therefore, it is crucial to consider these application dependent factors, such as memory capacity and nonvolatility, in addition to energy efficiency and compute throughput density when evaluating CIM architectures.

<u>Conclusions</u>: Computing-in-memory is an architectural strategy that aims to bring computing elements closer to the memory, either through near-memory computing (NMC) or merging computing with the memory (in-memory computing or IMC). This article offers an overview of the design approaches used in CIM, as well as the implications for memory device technology. Additionally, it provides a benchmark of recent Silicon-verified CIM publications.

**APL** Materials

AIP Publishing

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774



Fig. 28 Conceptual illustrations of (a) von Neumann,

(b) near-memory computing (NMC) , and (c) in-





Fig. 29 Basic concept and structure of (a) NMC and (b) IMC using nonvolatile computing-inmemory (nvCIM).



Fig. 34 Comparison between two readout schemes: (a) current mode readout and voltage mode readout.

Fig. 30 Three multi-bit input schemes: (a) serial binary input pulse, (b) pulse-width modulation, and (c) analog input BL voltage.



Fig. 32 Pattern-dependent variation in bitline current  $(I_{BI})$  widens the distribution of MAC values (MACV) and decreases sensing margin.



Fig. 35 Energy comparison between current-mode and voltage-mode readout.

Fig. 31 Two types of weight data commonly used in nvCIM: (a) separate positive and negative weight data and (b) two's complement weight data.







Fig. 36 Comparison of area between voltage and current mode using sequential readout.

 $|40\rangle$ 

2411 9. 6500, 2020



Figure Datapoints ONIN, 85500, 2023 Song, 5800, 2020 Wu, 15800, 2022 . Pullware, 153 00, 2082 25 Sec. 15500, 2022 1 Wu, 15500, 2025 [3] B. Yan, ESOX, 2022 Th. 5500, 2002 1817 [4] I. H. 1990, J. 2012.
 [5] D. Wang, 8907, 2012.
 [6] Y. He, 8907, 2013.
 [7] F. John, 19907, 1079.
 [8] S. San, 19916, 2009. Maria STC Chen, 8907, 2319 Marine Sa, 413, 221 Data, 8962, 2314 [4] O. Healter, DOLM, 12 (3) 4.1.4, 1982, 2423 colit. Zhana, W.S.( Spite 5.M 1041 3303 13] S. Yin, VISI, 2018 13] K. Yin, VISI, 2018 13] K. Yinel, WiSi, 2018 13] S. Juman, 8500, 2018 14] A. Ohwan, 15500, 2016 race, 8500, 3523

Hung, Kat District, 2001 Hung, Kat District, 2001 Hung, 5500, 2001 Khwa, 5501, 2015 Wu, 15500, 2022 1612 (Dunis, A8900, 2015 8350 BC 20 ×151.55 ing Bra 10 5. Okonara, 404 11 5. 5, 1503, 5314 23 (C. N. CKC, 2005 Class, 1942/C, 70733 El r. Cleu, rus Hectron, 2025 W HURLE SALE 2022 2310.54 8500 3053 Add. 101. 2021

#15. Seets nick, VLSI, 2020





## **APL** Materials

# ACCEPTED MANUSCRIPT

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset. PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774 (For the reference above, the  $[1] \rightarrow ^{113}$ ,  $[2] \rightarrow ^{109}$ ,  $[3] \rightarrow ^{110}$ ,  $[4] \rightarrow ^{111}$ ,  $[5] \rightarrow ^{112}$ ,  $[6] \rightarrow ^{143}$ ,  $[7] \rightarrow ^{108}$ ,  $[8] \rightarrow ^{144}$ ,  $[9] \rightarrow ^{145}$ ,  $[10] \rightarrow ^{146}$ ,  $[11] \rightarrow ^{147}$ ,  $[12] \rightarrow ^{148}$ ,  $[13] \rightarrow ^{149}$ ,  $[14] \rightarrow ^{150}$ ,  $[15] \rightarrow ^{114}$ ,  $[16] \rightarrow ^{151}$ ,  $[17] \rightarrow ^{140}$ ,  $[18] \rightarrow ^{152}$ ,  $[19] \rightarrow ^{153}$ ,  $[20] \rightarrow ^{154}$ ,  $[21] \rightarrow ^{155}$ ,  $[22] \rightarrow ^{156}$ ,  $[23] \rightarrow ^{157}$ ,  $[24] \rightarrow ^{158}$ ,  $[25] \rightarrow ^{159}$ ,  $[26] \rightarrow ^{160}$ ,  $[27] \rightarrow ^{161}$ ,  $[28] \rightarrow ^{162}$ ,  $[29] \rightarrow ^{163}$ ,  $[30] \rightarrow ^{164}$ ,  $[31] \rightarrow ^{165}$ ,  $[32] \rightarrow ^{138}$ ,  $[33] \rightarrow ^{166}$ ,  $[34] \rightarrow ^{142}$ ,  $[35] \rightarrow ^{167}$ ,  $[36] \rightarrow ^{119}$ ,  $[37] \rightarrow ^{123}$ ,  $[38] \rightarrow ^{122}$ ,  $[39] \rightarrow ^{133}$ ,  $[40] \rightarrow ^{127}$ ,  $[41] \rightarrow ^{168}$ ,  $[42] \rightarrow ^{169}$ ,  $[43] \rightarrow ^{101}$ ,  $[44] \rightarrow ^{131}$ ,  $[45] \rightarrow ^{136}$ ,  $[46] \rightarrow ^{118}$ ,  $[47] \rightarrow ^{115}$ ,  $[48] \rightarrow ^{116}$ )

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

### II. Technology Approaches

Pathways to voltage-controlled antiferromagnetic spintronics Christian Binek

Department of Physics & Astronomy and the Nebraska Center for Materials and Nanoscience, University of Nebraska-Lincoln, Lincoln, NE 68588-0299

\* E-mail: cbinek@unl.edu

### A. Status

Moore's law is an empirical finding which quantifies the phenomenon of accelerated return commonly observed in evolving information technologies (IT). Arguably the most severe challenge to maintain an exponential increase in the performance-to-price ratio of information processing devices is the breakdown of Dennard's law. It describes the invariance of the electric power density on scaling of charge-based integrated electronic circuits which are based on field effect transistors (FET)<sup>6</sup>. Much of the advances in modern IT, which led to new paradigms such as brain inspired computing and the internet of things, became possible because of scaling. Today, scaling of complementary metal-oxide semiconductor (CMOS) technology takes place at the 5nm CMOS technology node enabled by extreme UV lithography. Continuation of scaling is, however, confronted with the breakdown of Dennard's law accompanied by detrimental energy dissipation and Joule heating.

Spintronics has emerged as a promising alternative to charge-based IT. Spintronics can mitigate issues such as memory volatility associated with leakage of charge which intensifies with ever decreasing device dimensions. However, not all spintronics approaches are equally favorable. Traditionally, manipulation of collective spin states hinges on controlled magnetization reversal in ferromagnetic thin films. Here magnetization serves as state variable which can be switched by electric currents exerting torques on the magnetization to change the angular momentum through spin transfer torques and spinorbit torques generated by a plethora of mechanisms including angular momentum conservation, spin Hall and the Rashba-Edelstein effect to name a few<sup>170</sup>. Such spintronic devices have some advantages in niche applications where properties such as non-volatility and radiation robustness matter. They are, however, challenged when benchmarked against the energy-delay product of CMOS technology. This is largely because magnetization reversal in ferromagnets is notoriously slow (ns) and energy inefficient. To improve spintronic devices it is necessary to reduce their switching energy and delay time. Both problems can be addressed with the help of antiferromagnetic (AFM) spintronics. AFM spintronics allows switching of the state variable on the ps time scale, orders of magnitude faster than magnetization reversal in ferromagnets. The speedup originates from the presence of a strong exchange field acting on the sublattice magnetization. Exchange fields can be orders of magnitude larger than practical applied magnetic fields. The increase in field strength gives rise to increased precession frequencies compared to the Larmor precession frequency of a ferromagnetic moment in an applied field.

In addition, voltage-controlled manipulation of the AFM order parameter in the absence of electric currents can be virtually dissipation-less. As a result, voltage-controlled AFM spintronics can be vastly superior over current induced switching making scalable, ultra-low power, non-volatile memory, and logic with attojoule switching energies feasible<sup>171</sup>. In lowest order, *i.e.* at temperatures significantly below the Néel temperature and at magnetic fields significantly below the onset of field-induced phase transitions such as spin-flip or spin-flop transitions, antiferromagnets do not couple to homogenous applied magnetic fields. The weak coupling originates from the absence of an overall magnetic moment in an antiferromagnet with virtually perfect compensation of the magnetization of its sublattices. As a

result, the Zeeman energy of an antiferromagnet in a homogeneous magnetic field is virtually zero reflecting the fact that a staggered rather than a homogeneous magnetic field is conjugate to the AFM order parameter. This property makes AFM spintronics insensitive to external magnetic field perturbations and minimizes crosstalk between neighboring devices. However, this beneficial property comes at the price of making it more challenging to manipulate the antiferromagnetic spin state, compared with ferromagnets. Next some advances in manipulating the antiferromagnetic state are discussed with special emphasis on pure voltage-control. Some common readout mechanisms are briefly introduced as well.

### **B.** Advances and Challenges

Although AFM spintronics is only a subset of spintronics it is in and of itself a broad and fast growing field with multiple evolving branches. Fig. 38 depicts a Venn diagram which uses switching mechanisms and basic materials properties as an organizing principle. With focus on potential applications for scalable, integrable, and CMOS compatible solid state devices, Fig. 38 leaves out the otherwise exciting field of ultra-fast laser induced switching of antiferromagnets such as TmFeO<sub>3</sub>, a G-type antiferromagnet from the group of rare-earth orthoferrites known to have strong temperature dependent anisotropy<sup>172,173</sup>.

A communality of AFM spintronics rests in some form of control over the AFM order parameter either via reorientation of the Néel vector or switching between AFM order and disorder. Fig. 38 displays the diversity of





mechanisms, which give rise to manipulation of the AFM order parameter. Switching mechanisms include non-relativistic spin transfer torques<sup>174</sup>, and relativistic spin-orbit torques<sup>170</sup>. Spin-orbit torques can be generated by electric currents in metallic AFM materials such as CuMnAs where sublattices form inversion partners with locally broken inversion symmetry<sup>175</sup>. Order parameter switching is also achieved by electrochemical transformations and electrostatic gating effects, *e.g.*, through liquid ion gating triggering ion motion or electrostatic doping effects<sup>176–178</sup>.

AFM spintronics with pure voltage-controlled state variables plays an exceptional role in the overall landscape of spintronics. There are voltage-controlled switching mechanisms where charge flow, apart from the unavoidable and potentially reversible charging associated with the finite capacitance of a device, is absent. Pure voltage-control is achieved via magnetoelectric coupling or voltage-controlled anisotropy. Spin-orbit coupling, which is the fundamental origin of the magneto-crystalline anisotropy, can be voltage-controlled by various mechanisms. One such path exploits a voltage-induced electronic band structure change. It is typically strongest at interfaces<sup>179</sup>, preferentially those between ferromagnetic metals and ferroelectrics, where ferroelectric polarization supports strong interface electric fields within the Thomas-Fermi screening length of the metal<sup>180</sup>.

Another path utilizes piezoelectrically driven strain effects where magnetoelastic coupling changes the orbital charge distribution and, via spin-orbit coupling, the magnetic anisotropy<sup>181</sup>. The interplay between piezoelectric strain and magnetoelastic coupling is systematically exploited in composite



multiferroics. Multiferroic composite structures can show record breaking magnetoelectric response through interaction between piezoelectric materials (often ferroelectrics as a subset of piezoelectric materials) and ferromagnetic materials in close proximity<sup>182</sup>. The proximity allows for effective stress-strain coupling between the piezoelectric and magnetoelastic materials<sup>183,184</sup>.

Pure voltage-controlled switching phenomena can have major advantages over current induced switching schemas with regard to dissipation and Joule heating. At the same time, there are fundamental obstacles associated with voltage-controlled switching of a magnetic order whether it is ferromagnetic or antiferromagnetic. Both magnetic orders are odd under time inversion while the electric field is even. Magnetization is trivially reversed with the help of a magnetic *H*-field, which is odd under time inversion, but it is not straight forward to do so with an electric field. The linear magnetoelectric effect makes a contribution to the Gibbs free energy which is proportional to the product of electric and magnetic field. In the absence of a magnetic field the magnetoelectric energy is zero independent of the strength of an applied electric field<sup>185</sup>. A Legendre transformation relates the Gibbs free energy expressed in terms of fields<sup>186</sup> with the Helmholtz free energy, expressed in terms of order parameters. The leading coupling term in a Landau expansion of the Helmholtz free energy of a proper multiferroic is quadratic in both order parameters<sup>187,188</sup>. This implies that, in equilibrium processes, reversal of the polarization by an electric field leaves the free energy invariant and, hence, the magnetization unaffected. As a result, 180 degree switching of a magnetic order parameter by an electric field is not straight forward to achieve. Among the methods to attain reversal of a magnetic order parameter are dynamic approaches and consecutive 90 degree switches<sup>189</sup>. Dynamic approaches, known as precessional switching, are non-equilibrium in nature and utilize voltage pulses which temporarily reduce the anisotropy barrier between degenerate 180 degree domain states. Proper timing of the pulse width allows to turn on the anisotropy barrier at the right moment to trap the precessing order parameter in its reversed states. The timing, which requires precision on the order of the inverse precession frequency, is technically challenging to realize and renders the approach impractical.

Heron et al. showed that in strain-engineered thin films of the magnetoelectric multiferroic BiFeO<sub>3</sub>, switching kinetics can lead to reversal of a weak ferromagnetic moment which originates from canting of the AFM aligned spins where magnetoelectric coupling between the AFM order parameter and ferroelectric polarization is exploited for voltage-control<sup>190</sup>. Building on this achievement, Manipatruni et al. used 10 µs voltage pulses to control exchange bias in nanostructured Co<sub>0.9</sub>Fe<sub>0.1</sub>/BiFeO<sub>3</sub> and La<sub>0.7</sub>Sr<sub>0.3</sub>MnO<sub>3</sub>/BiFeO<sub>3</sub> heterostructures where the multiferroic BiFeO<sub>3</sub> serves as the voltage-controlled pinning layer. The effects showed an interesting geometry dependence reflected in improved performance when scaling to sub-micron device dimension<sup>171</sup>.

A straightforward way to fulfill the symmetry requirements for voltage-controlled reversal of a magnetic order parameter is achieved when applying a stationary external magnetic field. It can be provided for instance from the magnetic stray-field of a ferromagnetic component of the device such as a tunnel magnetoresistance structure used to readout the free layer orientation which encodes the bit. The magnetic field breaks time inversion symmetry and reversal of the AFM order parameter by an applied electric field becomes possible. Pioneering works using magnetoelectric antiferromagnets and multiferroics have been performed on Cr<sub>2</sub>O<sub>3</sub>/CoPt<sup>191</sup> and Cr<sub>2</sub>O<sub>3</sub>/CoPd<sup>192</sup> as well as BiFeO<sub>3</sub>/La<sub>0.7</sub>Sr<sub>0.3</sub>MnO<sub>3</sub> exchange bias heterostructures<sup>193</sup>. Voltage-controlled exchange bias systems benefit from the simplicity of reading out the state variable encoded in the orientation of the magnetization of the ferromagnetic constituent. However, they suffer from the detrimental delay associated with magnetization reversal and scaling is limited due to the fact that the antiferromagnetic pinning layers have a critical thickness to warrant pinning<sup>194</sup>. In addition, the magnetoelectric energy needed to reverse the ferromagnet decreases with decreasing AFM volume. Hence, structures with reduced complexity, which avoid a ferromagnetic auxiliary component altogether, are favorable for applications as ultra-fast switches.

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

AIP Publishing
PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

The diversity of writing/switching mechanics is matched by the vast array of readout mechanisms. Readout can employ exchange coupled ferromagnetic films via the exchange bias mechanism<sup>171,192</sup>, or eliminate ferromagnetic components, e.g., with the help of electric transport phenomena. Often, a particular physical mechanism such as the spin Hall effect, can serve a dual role. For example, the giant spin Hall effect is used to write via spin injection followed by spin transfer torque but also employed to read interface magnetization of insulating antiferromagnets<sup>91,192,195</sup> via the corresponding spin Hall magnetoresistance effect. It is worth to mention that significant work is left to do to pinpoint all contributions to the Hall signal in heavy metals on antiferromagnets<sup>196</sup>. The often-dominating spin Hall magnetoresistance contribution originates from a combination of the spin Hall and the inverse spin Hall effect. Generally, there is a far-reaching correspondence between spin torques and magnetoresistance effects. Anisotropic magnetoresistance and tunneling anisotropic magnetoresistance can read magnetic state variables and, just as the spin Hall effect, can be utilized to switch magnetization. Even more exotic are topological read out schemas considered in the field of topological AFM spintronics<sup>197</sup> where the reorientation of the Néel vector can modify the electronic band structure of the AFM material and change transport properties by opening and closing gaps at Dirac points or Dirac nodal lines<sup>198</sup>. In recent years, multiple magnetoelectric memory and logic device architectures have been proposed which all take advantage of the pure voltage-controlled switching through magnetoelectric coupling in either multiferroics or magnetoelectric antiferromagnets<sup>11,199–201</sup>.

#### **C. Future Directions**

Much attention has been given to the manipulation of AFM ordered states by electric currents which, inevitably, gives preference to the study of metallic antiferromagnets such as AMn with (A=Ir,Fe,Ni, Pt, Pd), Mn<sub>2</sub>Au and FeRh, as well as semimetallic and semiconducting antiferromagnets such as CuMnAs, MnSiN<sub>2</sub>, Sr<sub>2</sub>IrO<sub>4</sub>, and MnTe<sup>202</sup>. However, enormous potential for ultra-low power spintronics lies in insulating antiferromagnets particularly those which show some form of magnetoelectric response. Recently, a single phase material has been added to the list of antiferromagnets which fulfill virtually all requirements of the ideal material desired for voltage-controlled antiferromagnetic spintronics. The boron doped variation of the archetypical magnetoelectric Cr<sub>2</sub>O<sub>3</sub> shows qualitative differences compared with its undoped counterpart making it an outstanding candidate for future AFM voltagecontrolled spintronic applications. First and foremost, substitutional anion B-doping increases the Néel temperature and with it the device operation temperature from <307 K of pure Cr<sub>2</sub>O<sub>3</sub> to above 400 K for B: Cr<sub>2</sub>O<sub>3</sub> such that CMOS compatibility becomes feasible<sup>203</sup>. Most



**Fig. 39**: (a) Pt/B:Cr<sub>2</sub>O<sub>3</sub>(200nm)/V<sub>2</sub>O<sub>3</sub> device structure. V<sub>G</sub> is gate voltage, V<sub>xy</sub> is Hall voltage. (b) Zero H-field switching of V<sub>xy</sub> in response to V<sub>G</sub> switching of  $\pm 25$  V. (c) A room temperature hysteresis, V<sub>xy</sub> vs V<sub>G</sub>, associated with Néel vector switching in B:Cr<sub>2</sub>O<sub>3</sub>. (adopted from Ref.<sup>195</sup>)

importantly, B-doping of Cr<sub>2</sub>O<sub>3</sub> enables reversible, voltage-controlled and non-volatile  $\pi/2$  rotation of the Néel vector in the absence of an applied magnetic field<sup>195</sup>. These properties combined can be considered the holy grail of spintronics. Just as pure Cr<sub>2</sub>O<sub>3</sub>, B: Cr<sub>2</sub>O<sub>3</sub> possesses roughness insensitive boundary magnetization<sup>192,204–207</sup>. It accompanies and orients in accordance with the bulk AFM order parameter and can serve as proxy of its orientation. The boundary magnetization can be read by spin Hall magnetoresistance but alternative readout methods can be envisioned. Fig. 39a shows a schematic of a device which serves as a prototype of a non-volatile voltage-controlled antiferromagnetic memory.

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

The figure depicts the AFM spin structure of B:Cr<sub>2</sub>O<sub>3</sub>. A Pt Hall bar is utilized to read the transverse spin Hall signal,  $V_{xy}$ , which is generated in response to the electric current flowing in x-direction. The control voltage V<sub>G</sub>, which allows to rotate the Néel vector, is applied between the top (Pt) and the bottom electrode (V<sub>2</sub>O<sub>3</sub> layer). Fig. 39c shows the hysteretic switching between a state of  $V_{xy} \approx 0$  (Néel vector and boundary magnetization in the plane) and  $V_{xy} \neq 0$  (Néel vector and boundary magnetization out of plane). The coercive voltage of about  $V_c = \pm 15$  V can be reduced with decreasing thickness of the AFM film which is 200nm in the example shown in Fig. 39. Extrapolating from transport data obtained in pure Cr<sub>2</sub>O<sub>3</sub> thin films<sup>208</sup> and the fact that dielectric properties of the films improve with Bdoping one can expect that reduction of the AFM film thickness by one order of magnitude is feasible which potentially brings  $|V_c|$  down to desired values of a few V. Fig. 39b shows successive switching events between non-volatile  $V_{xy} \approx 0$  and  $V_{xy} \neq 0$  states where  $|V_G| = 25V > |V_C|$  has been utilized to toggle the Néel vector. It is worth to mention that the pure voltage-controlled Néel vector rotation is not caused by the linear magnetoelectric susceptibility responsible for 180 degree Néel vector switching in similar device structures employing pure  $Cr_2O_3$ . As mentioned above, pure  $Cr_2O_3$  requires an applied magnetic field to switch the Néel vector via a non-zero electric field dependent contribution to the Gibbs free energy<sup>206</sup>. Néel vector rotation in the absence of an applied magnetic field cannot be associated with the linear magnetoelectric effect. As outlined in Ref.<sup>195</sup>, and corroborated by ongoing investigations utilizing Raman and NV center microscopy, it is likely that the voltage-controlled Néel vector rotation in B:Cr<sub>2</sub>O<sub>3</sub> originates from electric field induced orientation of polar nanoregions. Their orientation gives rise to mesoscopic polarization with an associated piezoelectric response. The latter aligns the easy magnetic axis between out of plane and in-plane via magnetoelastic coupling and triggers rotation of the Néel vector.

The example of B:Cr<sub>2</sub>O<sub>3</sub> shows that small changes in a material including chemical and electrostatic doping as well as strain-engineering can give rise to qualitative new properties some of which are beneficial for advances in AFM spintronics. A prominent example for strain-engineering is the transformation BiFeO<sub>3</sub> from a bulk multiferroic with almost negligible magnetoelectric coupling into a versatile magnetoelectric thin film platform enabling pure voltage-controlled spintronics at room temperature. The voltage controlled switchable boundary magnetization in B:Cr<sub>2</sub>O<sub>3</sub> or the switchable weak magnetic moment in BiFeO<sub>3</sub> can be further exploited in heterostructures involving two-dimensional materials such as graphene or transition metal dichalcogenides. Here the voltage-controlled antiferromagnets can be utilized to voltage-control Hanle spin precession and other proximity effects which allow to control spin dependent transport in the two-dimensional constituents for logic AFM spintronics applications<sup>209</sup>.

#### Acknowledgement

Supported by the National Science Foundation through EPSCoR RII Track-1: Emergent Quantum Materials and Technologies (EQUATE), Award OIA-2044049 is greatly acknowledged.

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774 The challenges and opportunities of magneto-electric materials and devices in MESO technology *Yen-Lin Huang*<sup>1\*</sup>, *Yuan-Chen Sun*<sup>2</sup>, *Ying-Hao Chu*<sup>1</sup>, *Bhagwati Prasad*<sup>3</sup>, *Ramamoorthy Ramesh*<sup>4,5</sup>

- 1. Department of Materials Science and Engineering, National Yang Ming Chiao Tung University, Hsinchu, Taiwan.
- 2. Industry Academia Innovation School, National Yang Ming Chiao Tung University, Hsinchu, Taiwan.
- 3. Department of Materials Engineering, Indian Institute of Science, Bangalore, India.
- 4. Department of Materials Science and Engineering, & Department of Physics, University of California Berkeley, Berkeley, California, USA.
- 5. Departments of Physics & Astronomy & Materials Science and Nanoengineering, Rice University, Houston, Texas, USA.

yenlinhuang@nycu.edu.tw

jycsun@nctu.edu.tw

yhchu@mx.nthu.edu.tw

bpjoshi@iisc.ac.in

#### Introduction

The Magneto-Electric Spin-Orbit (MESO) device is an innovative logic/memory device proposed by Intel to build next-generation integrated circuits that offer tremendously higher energy efficiency over traditional Complementary Metal-Oxide-Semiconductor (CMOS) technology<sup>11,68</sup>. MESO devices utilize two major physical phenomena – magnetoelectric coupling and spin-orbit coupling to facilitate the switching of order parameters such as ferroelectric ordering and (anti)ferromagnetic ordering. MESO devices have potential advantages over traditional transistors which are based on charge states. Although CMOS scaling has enabled the exponential improvement in computation in terms of lower power consumption, faster switching, and higher transistor density for decades, it is approaching its fundamental limits beyond the nanometer node. The physical limitations are coming from the ability to control charge state and current at a such small length scale. By solving the three-dimensional Poisson equation, the characteristic length of a MOSFET (Metal-Oxide-Semiconductor Field-Effect

Transistor) is given by  $\lambda = \sqrt{\varepsilon_{Si}/\varepsilon_{oxide}} t_{oxide} t_{Si}$ , where  $\varepsilon_{Si}$  and  $\varepsilon_{oxide}$  are the electrical permittivity of

silicon and gate oxide, respectively, t<sub>Si</sub> is the silicon film thickness, and t<sub>oxide</sub> is the gate oxide thickness<sup>9,210</sup>. When the gate length is close to the characteristic length, the depletion regions of the source and drain start to overlap, known as the short channel effect. This greatly reduces the ability of the gate terminal to control the leakage current between source and drain. There is also the fundamental limitation of 60 mV/decade subthreshold swing which limits the threshold voltage and supply voltage scaling. On the other hand, MESO devices are not subject to the same scaling limits due to different operation principles. The memory and logic bit switching rely on altering the state of order parameters, such as ferroelectric polarization and ferromagnetic moments, which are thermally stabilized by the energy barrier,  $\Delta E(\Theta)$ , also known as retention energy, as a function of a given order parameter. The typical requirement of  $\Delta E(\Theta)$  is ~80 kbT (0.33 aJ) for 10 years of retention in 1Mb array at room temperature with an error rate of less than 1 ppm, or ~40 k<sub>b</sub>T (0.16 aJ) for logic operation<sup>1,211</sup>. By utilizing two quantum phenomena, magnetoelectric coupling, and spin-orbit coupling, researchers from Intel and Berkeley have demonstrated and forecasted a pathway to achieve 10 aJ switching of order parameters at room temperature<sup>11</sup>. The Magneto-Electric Spin-Orbit (MESO) technology provides an exciting new approach to building integrated circuits, which offers potential advantages over traditional CMOS devices in terms of energy efficiency, scalability, and compatibility with existing manufacturing techniques. As a result, MESO devices are viewed as a promising means of advancing beyond-CMOS devices for computing and sustaining the long-term progression of Moore's law.

In this perspective, we provide an overview of the genesis and recent advancements in MESO devices, followed by an examination of the challenges and opportunities in materials and devices, particularly in the magneto-electric (ME) module.

The first BiFeO<sub>3</sub> thin-film synthesised [206]. The first demonstrateion of ME coupling [207] and electrical control of magnetoresistance [184].



Figure 40. The development of multiferroic BiFeO<sub>3</sub> thin films, (inverse) spin Hall effect, and the concept of MESO device. (In the figure,  $[206] \rightarrow^{212}$ ,  $[207] \rightarrow^{213}$ ,  $[184] \rightarrow^{190}$ ,  $[57] \rightarrow^{11}$ ,  $[208] \rightarrow^{214}$ ,  $[209] \rightarrow^{215}$ ,  $[210] \rightarrow^{216}$ ,  $[66] \rightarrow^{68}$ .)

#### The development of MESO devices

Starting from the multiferroic bismuth ferrite (BiFeO<sub>3</sub>, BFO), BFO is by far the most studied singlephase multiferroic for the coexistence of two order parameters above room temperature - ferroelectric polarization and antiferromagnetism. Furthermore, it was observed that a canting of the magnetic moments in BFO is possible, resulting in a weak ferromagnetic moment (M<sub>C</sub>) ~8 emu/cm<sup>3</sup> described by the Dzyaloshinskii-Moriya (DM) interaction. A groundbreaking paper published in 2003 by Wang et al., which focused on the growth and characteristics of thin films of BFO, sparked a flurry of research on this topic that has persisted until the present day. The paper demonstrated improvements in polarization ~90  $\mu$ C/cm<sup>2</sup> and most importantly it reported a magnetoelectric coupling coefficient ~ 3 Vcm/Oe at zero field<sup>212</sup>. In 2008, Chu et al. published a comprehensive study in which they reported the first visual proof of electrical control of antiferromagnetic domain structures in a single-phase multiferroic at room temperature. They used piezoresponse force microscopy (PFM) to image ferroelectric domains and x-ray circular dichroism photoemission electron microscopy (XMCD-PEEM) to image ferromagnetic domains with the heterostructures of  $Co_{0.9}Fe_{0.1}/BFO$ . By combining the two imaging techniques, they were able to directly observe changes in the ferromagnetic domain structure in  $Co_{0.9}Fe_{0.1}$  when an electric field was applied. Due to the nature of the biaxial symmetry of Néel vector, it is argued that the switching of canted moment is non-deterministic unless an external

AIP Publishing APL Materials This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774 field is applied to break the symmetry. In 2014, Heron et al., demonstrated the deterministic 180°switching of magnetization in the spin-valve/BFO heterostructures. One key to achieving this deterministic switching in BFO is realized by the two-step switching of ferroelectric polarization, a combination of 71° and 109° switching. This mechanism helps to lower the energy barrier required for switching and also provides a symmetry-breaking switching trajectory that has been observed through time-resolved PFM and modeled using DFT<sup>190</sup>. While this section focuses electric field controllable magnetism, it's noteworthy that an alternative method exists for manipulating magnetism through optical means. Kundys et al.<sup>217</sup> showcased a notable alteration induced by visible light in the dimensions of BiFeO<sub>3</sub> crystals at room temperature, hinting at the possibility of integrating mechanical, magnetic, electric, and optical functionalities in forthcoming remotely switchable devices. Additionally, Liou et al<sup>218</sup> documented the manipulation of various ferroic orders in an epitaxial mixedphase BiFeO<sub>3</sub> thin film under ambient temperature conditions through laser illumination.

The second module, spin-orbit (SO), of MESO device relies on the spin-orbit coupling namely the (inverse) spin Hall effect ((I)SHE) to transduce the order parameter of magnetization to a sufficient voltage. The spin Hall effect is a fascinating phenomenon in condensed matter physics that has received a great deal of attention in recent years<sup>219,220</sup>, for its potential in low power Spin-Orbit Torque Magnetoresistive Random Access Memory (SOT-MRAM) technology. It refers to the generation of a transverse spin current, perpendicular to the direction of an applied electric field, typically in heavy materials with strong spin-orbit coupling, such as Pt, W, and Ta<sup>221</sup>. The effect was first predicted theoretically in the 1970s<sup>222</sup>, but experimental observations of SHE had to wait until the early 2000s due to the lack of materials with sufficiently strong spin-orbit coupling. Kato et al. used magnetooptical Kerr imaging to demonstrate the first observation of the Spin Hall effect at room temperature, which occurred at the edges of a GaAs semiconductor channel<sup>214</sup>. At room temperature, researchers demonstrated the measurement of spin Hall voltage at the opposite end of an Al wire after observing the spin Hall effect at the edges of a GaAs semiconductor channel via magneto-optical Kerr imaging. The experiment utilized a perpendicularly magnetized FePt and an Au Hall bar, and both spin Hall and inverse spin Hall effects were recorded at a separation of 70 nm between the injector and detector, with magnitudes reaching 2.9 m $\Omega$ . spin pumping<sup>215</sup>. Recently, researchers observed an inverse Edelstein voltage at the Rashba-split two-dimensional electron gas at the interface of SrTiO<sub>3</sub>/LaAlO<sub>3</sub><sup>216</sup> and the spin-momentum locking in topological insulators<sup>223,224</sup>. These systems demonstrate high efficiency in transferring charge to spin and are suggested to be utilized as the spin-orbit (SO) module in MESO devices.

With this background, in 2019, the research teams from Intel and Berkeley proposed the concept of MESO devices and experimentally proved there is a clear pathway to achieve attojoule level switching of order parameters<sup>11</sup>. The MESO device proposed offers several advantages over current logic and memory technology, including (1) the non-volatility in order parameters can enable new building blocks for new computation architecture such as compute-in-memory and brain-inspiring computing<sup>225</sup>, (2) the excellent voltage scalability to scale energy per operation to attojoule-level with switching energy about 30 times lower than advanced CMOS devices, (3) significant improvement in logic density, up to 5 times compared to advanced CMOS devices, facilitated by majority-gate circuits implemented with a collective switching device<sup>69,226</sup>. In the latest IEDM conference, Intel reported their latest progress on the ME module of MESO devices<sup>227</sup>. With the 6-nm La-doped BFO thin film, they demonstrated asymmetric 150 mV driven ME switching with a characteristic switching time of 1.95 ns.

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774



Figure 41. Challenges of the ME module.

# The challenges and opportunities of MESO devices

#### Voltage scaling

In our 2019 publication, we outlined several possible approaches to scale the ME switching voltage, such as chemical doping, interface engineering, strain engineering, and thickness scaling<sup>11</sup>. Of these methods, we demonstrated that the replacement of bismuth by lanthanum via chemical doping in BFO (LBFO) thin films is an effective means of reducing the ME voltage<sup>87,228</sup>. While the substitution of lanthanum in BFO thin films softens the ferroelectric ordering, leading to a reduction in remanent polarization and coercive voltage, we note that this alteration also affects the exchange coupling between the ferromagnetic and magnetoelectric layers<sup>228</sup>. This is because the antiferromagnetic easy axis in the LBFO layer is no longer parallel to the parent phase of BFO driven by the crystal symmetry transformation from rhombohedral to monoclinic.

Besides the abovementioned strategies to scale down the switching voltage, researchers from Berkeley demonstrated that removing the substrates from epitaxial ferroelectric films can greatly improve the switching voltage and speed<sup>229,230</sup>. For example, in BFO freestanding membranes ~a 40% reduction of the switching voltage and a consequent ~60% improvement in the switching speed can be achieved. The open questions include (1) what is the ultimate limit for voltage switching? and (2) Can the magnetoelectric coupling follow the ferroelectric switching?

#### Imprint issues

The ferroelectric imprint effect is observed when a ferroelectric material exhibits a preference for one polarization state over the opposite one, resulting in a higher voltage requirement to overcome the preferred polarization state. The opposite polarization state has a strong tendency to switch back to the preferred state. This asymmetric preference issue is particularly crucial for ultralow voltage switchable ferroelectric thin films as the small thermal energy barrier makes it possible to have only one stable polarization state at zero bias. There are two major issues that can arise for MESO devices due to this effect. Firstly, there is a risk of write failure caused by the asymmetrical shift in the coercive voltage. Secondly, a potential memory loss can happen because the non-preferred polarization state does not have a stable remanent polarization. To resolve this issue, a typical approach is to balance the work functions between the interfaces of the top electrode/ferroelectric layer/bottom electrode using

**APL** Materials AIP Publishing

2. the Acknowledgment

Y.-L.H acknowledges the financial support from Center for Semiconductor Technology Research from the Center for Emergent Functional Matter Science of National Yang Ming Chiao Tung University from the Featured Areas Research Center Program within the framework of the Higher Education Sprout Project by MOE in Taiwan, and the National Science and Technology Council, Taiwan, under grants NSTC 110-2634-F-009-027, NSTC 111-2112-M-A49-012-MY3, and NSTC 112-2622-8-A49-013-SB.

conductive oxide electrodes<sup>231,232</sup>. However, in the application of the ME module, it is still essential to use the metallic ferromagnetic layer to transduce order parameters. Thus, we can only tune the bottom electrode materials to manipulate the polarization preference of the ME layer. Building upon our earlier research, in which we demonstrated the ability to manipulate the as-grown polarization state of ferroelectric thin films by engineering the bottom electrode materials, including termination control and conductivity tuning, we have incorporated a Lao.7Sro.3MnO3/SrRuO3 (LSMO/SRO) heterostructure as the bottom electrode for our ME module<sup>233,234</sup>. The SRO layer is designed for conductivity improvement as shown in Figure 41.

# Interface degradation and durability

The realization of room temperature ME switching to date relies on ferromagnets/multiferroics heterostructure, for example, Co<sub>0.9</sub>Fe<sub>0.1</sub>/BFO. With a strongly coupled magnetic ordering, researchers have demonstrated the electric control of magnetization<sup>190,213</sup>, exchange bias<sup>171</sup>, exchange coupling strength<sup>87,228</sup>, etc. This interlayer exchange coupling can be described by two energy terms:

1. the exchange energy between the Co<sub>0.9</sub>Fe<sub>0.1</sub> layer and the BFO layer  $E_{ex} = -J_{ex}\vec{S}_{M_C}\cdot\vec{S}_{Co_{0.9}Fe_{0.1}}$ 

where  $J_{ex}$  is the exchange coupling coefficient,  $\vec{S}_{M_c}$  is the spin momentum of the canted moment in the BFO layer, and  $\vec{S}_{Co_{0.9}Fe_{0.1}}$  the spin momentum of the moment in the Coo.9Feo.1layer,

235 DM energy BFO in the layer  $E_{DM} = -\vec{D} \cdot (\vec{L} \times \vec{S}_{M_C})$ 

where  $\vec{D}$  is the DM vector,  $\vec{L}$  is the Néel vector in the BFO layer. In the system of BFO, the  $\vec{D}$ is parallel to the ferroelectric polarization  $\vec{P}$ .

Based on these two energy terms, it is evident that a substantial magnetization of the ferromagnetic layer is necessary to achieve robust interlayer coupling. Therefore, transition ferromagnetic metals are selected for transducing the order parameters (P and M). However, the high activity of transition metals, Co and Fe in our ME case, can lead to oxidation at the interfaces. This can result in the formation of non-magnetic or antiferromagnetic oxide layers at the interface, thereby diminishing the coupling between the ferromagnetic and ferroelectric layers shown in Figure 41. Additionally, the oxidation of the ferromagnetic layer can also reduce its magnetization (increasing the thickness of the dead layer), further weakening the coupling strength between the layers of ferromagnets and multiferroics. As a result, even the ferroelectric polarization can be cycled up to  $10^9$ , the exchange coupling strength dimmishes way ahead of ferroelectric polarization at around  $10^6$  cycles, as shown in Figure 41. Tremendous efforts have been made to utilize oxide ferromagnets such as La<sub>0.7</sub>Sr<sub>0.3</sub>MnO<sub>3</sub> to prevent this oxidation issue and achieve better interface quality with cube-on-cube epitaxial growth<sup>236,237</sup>, but the interlayer coupling is only limited at low temperatures.

# PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

#### Magnetoelectric Memory Devices

Bhagwati Prasad<sup>1\*</sup>, Yen-Lin Huang<sup>2</sup>, Ramamoorthy Ramesh<sup>3,4</sup>

- 1. Department of Materials Engineering, Indian Institute of Science, Bengaluru, KA, 560012, India.
- 2. Department of Materials Science and Engineering, National Yang-Ming Chiao Tung University, Hsinchu, Taiwan.
- 3. Department of Materials Science and Engineering, University of California Berkeley, Berkeley, California, USA.
- 4. Materials Science and Nanoengineering, Rice University, Houston, Texas, USA.

bpjoshi@iisc.ac.in

#### yenlinhuang@nycu.edu.tw

For many decades, magnetic-based technologies such as magnetic recording and magnetic tape have been the mainstay of data storage systems. Their prevalence can be attributed to their superior capacity, non-destructive readouts, and the ability to be produced en masse in a cost-effective manner. Beyond storage, magnetic-based memories, specifically magnetic random-access memory (MRAM), are emerging as prime candidates for the next generation of nonvolatile memory solutions<sup>16</sup>. These can potentially address the persistent issue of memory wall, which plagues the von Neumann architecture<sup>17</sup>. The foundational structure of MRAM is rooted in the principles of spin valve devices, where the resistance state of the device is governed by the relative magnetic configuration of two metallic magnetic layers, separated by a nonmagnetic spacer layer. Historically, the manipulation of one of these magnetic layers - the free layer (FL) - was achieved using a magnetic field, thereby facilitating the toggle of resistance states in these devices. However, the complex cell architecture and high-power consumption intrinsic to this approach have posed significant hurdles to its marketability. Considering these difficulties, current-induced switching mechanisms like spin-transfer torque (STT) and spin-orbit torque (SOT) have been introduced, significantly impacting the technological progression of MRAM devices. While these mechanisms show advantages over magnetic-field-assisted switching in terms of scalability and energy efficiency, their operational energy (10-100 fJ/bit) still surpasses that of CMOS devices (< 1fJ/bit). Additionally, the notorious Joule heating effect associated with current-driven devices presents a considerable challenge, particularly for STT, given the requirement for large switching currents. As a promising alternative, the exploitation of voltage or an electric field to control magnetism has emerged as a more energy-efficient approach. This technique holds the potential to reduce energy consumption to well below 1 fJ/bit, and potentially even to the aJ/bit range<sup>183</sup>.

There are multiple methods to control magnetism using electric fields, such as modifying the magnetic moment by transitioning the phase from antiferromagnetic/paramagnetic to ferromagnetic, varying the anisotropy of the film, adjusting the exchange coupling between two ferromagnetic layers, and even altering the magnetization direction, among others<sup>238</sup>. Recently, ionic gating has been employed to alter the magnetic phase of the metallic/semiconducting layer; however, integrating these systems with spintronic devices is challenging due to their poor scalability, slow switching speed (within the millisecond range), and the complexity inherent in device fabrication<sup>32</sup>.

The conventional technique for voltage control of magnetism used to manipulate the magnetic state of the free layer (FL) in cutting-edge Magnetic Tunnel Junction (MTJ) stacks involves the voltagecontrolled magnetic anisotropy (VCMA) effect<sup>1</sup>. The primary obstacle with this technique is achieving a higher VCMA effect (> 200 fJ/V-m) to realize entirely voltage-driven switching in the MTJ stack. Multiple insertion layers, such as Hafnium (Hf), Iridium (Ir), Palladium (Pd), etc., have been introduced at the FL/MgO interface to augment the <u>M</u>CMA effect, yet a robust system with the required

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

VCMA effect remains elusive. An additional concern regarding the VCMA effect is the nondeterministic nature of the switching, which necessitates an in-plane magnetic field to ascertain the switching direction. Furthermore, the perpendicular magnetic anisotropy (PMA) of the FL decreases with one polarity of applied voltage but increases for the opposite polarity, making the combination of VCMA with the spin-transfer torque (STT) effect energetically favorable only in one direction of applied current/voltage. Thus, despite sharing a similar architecture with traditional STT-MRAM devices, VCMA-based MRAM devices do not present a promising technological prospect until the aforementioned issues are rectified. A recent addition to voltage-induced switching techniques, the voltage-controlled exchange coupling (VCEC)<sup>239</sup>, has been documented, which can be readily integrated into the conventional MgO-based MTJ stack for MRAM applications. The principal advantage of VCEC over the VCMA effect is its deterministic nature and its compatibility with the STT effect for bidirectional energy-efficient switching of MRAM devices. However, this research area is still in its early stages, and a comprehensive demonstration of such a device with a significant breakthrough remains to be achieved.

Another compelling method to govern magnetism involves leveraging the magnetoelectric coupling property inherent to single-phase multiferroics. In these systems, the exchange interaction between the ferromagnetic film and the multiferroic materials' antiferromagnetic order is harnessed to manage the ferromagnetic film's magnetic state via the applied voltage/electric field. Initial efforts in this direction entailed manipulating a single ferromagnetic layer's magnetic state. Utilizing a blend of magnetometry and anisotropic magnetoresistance (AMR) measurements, Laukin et  $al^{240}$ . pioneered the electric field control of exchange bias in Py/YMnO<sub>3</sub> heterostructures at 2 K.



Figure 42: (a) Schematic of the (011) Ni/PMN-PT heterostructure with the experimental setup. Normalized magnetic hysteresis loops at varying light intensities (50% and 100%) for the easy (b) and hard (c) magnetic orientations (with an inset in (b) depicting the normalized Kerr effect hysteresis loops across both magnetic directions). Graphs showing changes in coercive field (d) and the remanence ratio (e) for both the easy and hard magnetic orientations under different light exposures<sup>241</sup>.

Building on the concept of electric field control, the domain of optical control in artificial ferromagnetic (FM)/ferroelectric (FE) heterostructures presents an equally compelling avenue for the modulation of magnetic properties. This method transcends the limitations of electric field manipulation, offering non-invasive operation and opportunities for device miniaturization-key advantages in the quest for energy-efficient spintronics devices. Iurchuk et al.<sup>242</sup> demonstrated a 45

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

remarkable light-induced coercivity modulation in a nickel (Ni) thin film deposited on a (BiFeO<sub>3</sub>) FE layer, unveiling the potential of optical means for magnetic control. Kundys et al.<sup>243</sup> further explored this realm by showing how the wavelength of incident light could dictate magnetic anisotropy within a CoFe/BFO ME heterostructure, indicating new possibilities for wavelength-specific magnetic modulation. Zhang et al.<sup>241</sup> addressed the challenge of the low photostriction response time of BFO by achieving coercivity modulation in a Ni thin film within a Ni/Pb(Mg<sub>1/3</sub>Nb<sub>2/3</sub>)O<sub>3</sub>-PT (PMN-PT) ME structure (see Figure 42), paving the way for more responsive and efficient optical control mechanisms. Additionally, Pathak et al.<sup>244</sup> introduced the concept of light-induced dynamic magnetization, presenting a method with practical relevance for remote-tunable oscillators in neuromorphic and other spin-based applications, thereby broadening the scope of optical control in magnetoelectric memory devices. These advancements collectively signal a shift towards more versatile and efficient methods for magnetic control in ME memory devices. While this article is primarily focused on the direct electric field manipulation of magnetic states, the exploration of optical control in FM/FE heterostructures opens up new frontiers in the design and implementation of energyefficient, high-performance spintronics devices. By harnessing both electric and optical means to modulate magnetic properties, a new generation of magnetoelectric memory devices combines the best of both worlds—energy efficiency, miniaturization, and enhanced control over magnetic states.

The discovery of magnetoelectricity in multiferroic BFO has instigated a paradigm shift in voltagecontrolled magnetism, primarily owing to strong exchange coupling of BFO with neighboring ferromagnets<sup>245</sup>. Considering this, the reversible modulation of the magnitude and even the sign of exchange bias at the LaSrMnO<sub>3</sub> (LSMO)/BFO interface has been demonstrated by applying out-ofplane electric fields through BFO<sup>178</sup>, albeit under sub-room temperature conditions. To capitalize on the room temperature magnetoelectric properties of multiferroic BFO, the magnetoelectric coupling with a conventional ferromagnet, such as Cobalt Iron (CoFe), exchanged coupled with BFO, has been evidenced through conventional magnetometry, AMR, and X-ray Magnetic Circular Dichroism-Photoemission Electron Microscopy (XMCD-PEEM) imaging<sup>178,246</sup>.



**Figure 43**: (a) The magnetoelectric testing structure composed of a CoFe–Cu–CoFe spin valve interfacing with a La doped-BFO (BLFO) film surface. (b) The modulation of the spin valve device's resistance (normalized resistance) fabricated on BLFO films when varying bias voltage is applied

across the BLFO layer with different film thicknesses. (c) The resistance modulation trend of a spin valve device, integrated with a 35 nm BLFO film and subjected to a background field of 100 and 0 Oe magnetic fields. This emphasizes that the background magnetic field doesn't influence the electric field modulation of the spin valve's resistance state. (d) A piezoelectric loop of a 20 nm BLFO film shows the ferroelectric switching voltage at 500 mV. The XMCD-PEEM images (seen in the inset) of the Pt/CoFe strips, obtained under a preset magnetic field pulse of 100 Oe, disclose a 180-degree magnetization reversal when 500 mV is applied across the BLFO film<sup>193</sup>.

For the development of commercially viable memory/logic technology using magnetoelectric multiferroic systems, it is crucial to integrate spintronic devices with multiferroic materials. The foundational structure of spintronic devices lies in the spin valve. The first instance of deterministic switching of the resistance state of spin-valve devices purely by the applied electric field was demonstrated by Heron *et al*<sup>247</sup>. Subsequent research in this field has focused on the creation of ultralow power switching architectures to actualize devices with operational energy in the attojoule per bit range<sup>248</sup>. Indeed, a recent demonstration by Prasad *et al*<sup>193</sup>. showcased magnetoresistive switching of spin-valve devices at or below 200 mV, indicating a potential pathway to achieve switching at 100 mV (see Figure 43). This was accomplished by fine-tuning the film thickness, the composition of multiferroic films, and performing interface engineering<sup>87</sup>. As previously mentioned, the ferroelectric switching voltage of BFO can be minimized by doping with La or Sm<sup>190</sup>. Another strategy to reduce the switching voltage involves decreasing the film thickness. By optimizing La doping within the 10-20% range and reducing the multiferroic film thickness to 10 nm, it has been possible to achieve attojoule-class magnetoelectric-based non-volatile memory devices. These devices have demonstrated a corresponding switching energy density of approximately 10 µJcm<sup>-2</sup> (as illustrated in the Figure **44**)<sup>11</sup>.



**Figure 44**: The graphic presents the latest advancements in modulating the switching voltage and spontaneous polarization of BiFeO3 through La-substitution and film thickness alterations at the Bisite. This, in turn, contributes to decreased energy consumption, as demonstrated in the left panel. The right panel of the figure contrasts conventional memory technologies (NOR-FLASH, DRAM, and

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

SRAM) with emerging memory options (PCRAM, RRAM, STT-RAM, and ME-MRAM), and includes a comparison with magnetoelectric non-volatile memory-based logic (ME-NVM)<sup>11</sup>.

Although progress has been made in achieving electric field-induced deterministic switching of spinvalve devices using multiferroic magnetoelectric materials, their integration with traditional MRAM technology remains to be demonstrated. This is primarily due to the complexities inherent in threeterminal device structures that include an MgO tunnel barrier layer. Furthermore, the weak magnetoelectric coupling in single-phase multiferroic materials poses a challenge to implementing purely voltage-driven switching of the Free Layer (FL) in the Magnetic Tunnel Junction (MTJ) structure. Device endurance is another critical concern that requires resolution, especially with respect to the irreversible oxidation of the ferromagnetic layer under recurring switching electric fields. This issue could potentially be mitigated by utilizing a ferromagnetic oxide electrode<sup>228</sup>, yet the realization of an MTJ structure with a decent Tunnel Magnetoresistance (TMR) percentage (exceeding 100%) with MgO-based or even non-MgO-based tunnel junctions is challenging to achieve at room temperature. Another strategy for integrating multiferroic material into MTJs involves incorporating a multiferroic (MF) insulating spacer, serving as a tunnel barrier, between two Ferromagnetic (FM) electrodes<sup>249</sup>. This could result in four resistance states due to the ferroelectric and ferromagnetic properties of the barrier layer. However, no demonstration at room temperature has been reported to date, indicating there are significant strides to be made in the realization of any feasible memory/logic technology employing these devices.

In response to these challenges, there has been a burgeoning interest in examining composite systems that integrate ferromagnetic elements with ferroelectric or piezoelectric materials. An early approach in this vein aimed to create vertically aligned nanocomposite systems that incorporate ferromagnets within a ferroelectric/piezoelectric matrix. In 2004, Zheng H *et al*<sup>250</sup>, reported on such a nanocomposite system where the ferromagnetic spinel, CoFe<sub>2</sub>O<sub>4</sub> (CFO), was epitaxially embedded within a ferroelectric perovskite matrix of BiFeO<sub>3</sub> (BFO). They found that the magnetic state of the ferromagnetic Switched electrically utilizing the magnetoelectric coupling of the BFO matrix. For deterministic switching of the CFO layer's magnetization direction, a minor magnetic field was needed for the nanopillar arrays during the electric-field-induced switching. While several other vertically aligned nanocomposite systems have been studied for magnetoelectric switching, the integration of spintronic devices into these systems poses significant difficulties<sup>251</sup>.

A different method for leveraging composite magnetoelectric systems in spintronics applications involves the use of artificially fabricated ferromagnetic/ferroelectric (FM/FE) multiferroic heterostructures. These structures offer significant technological appeal due to their notable magnetoelectric coupling at room temperature and their compatibility with a variety of ferroelectric and ferromagnetic materials. The underlying physical mechanisms for magnetoelectric coupling in these heterostructures generally involve exchange, charge, and strain-mediated effects.

Electric field control of exchange coupling at the FM/FE interface has been specifically demonstrated with single-phase multiferroic materials (e.g., BFO), as previously noted. For charge-mediated systems, the interfacial electronic structure of the ferromagnet in contact with the ferroelectric material is modulated by toggling the ferroelectric polarization states with an applied electric field. This alteration subsequently changes the magnetic properties (e.g., magnetic anisotropy, coercive field, magnetic moments, etc.) of the ferromagnetic layer<sup>252</sup>. Unlike strain and charge-mediated effects, strain-mediated effects provide an indirect means of controlling the magnetism of the ferromagnetic film in FM/FE heterostructures<sup>253</sup>. In this mechanism, voltage-induced strain in the ferroelectric/piezoelectric film — resulting from the converse piezoelectric effect — is transferred to

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

AIP Publishing

the adjacent ferromagnetic film. Consequently, this alters its magnetic properties through the converse magnetostriction effect.

Several studies have demonstrated modulation of the magnetic properties of a singular ferromagnetic layer via exchange, charge, and strain-mediated effects<sup>254</sup>. Nevertheless, the challenge remains to manipulate the giant magnetoresistance (GMR) and tunnel magnetoresistance (TMR) responses of spin-valve/magnetic tunnel junction (MTJ) devices through these mechanisms. These manipulations are essential to creating feasible nonvolatile memory solutions boasting high endurance, reversible switching, minimal energy dissipation, and scalability. Notably, the majority of remarkable multiferroic-based magnetoelectric switching of GMR and MTJ devices has been primarily demonstrated in film stacks possessing in-plane magnetic anisotropy. Until now, MTJ stack switching has been accomplished via the strain-mediated effect utilizing ferroelectric PMN-PT substrates<sup>255</sup>. However, devices with perpendicular magnetic anisotropy (PMA) are deemed more appealing for the creation of next-generation high-density memory solutions. While recent studies have reported electric field manipulation of PMA films through strain-mediated magnetoelectric coupling<sup>253,254</sup>, the successful and robust integration of such a switching mechanism into perpendicular MTJs warrants additional exploration.

Currently, single crystalline oxide substrates predominantly serve as the base for the growth of highquality epitaxial multiferroic oxide materials. However, recent developments have indicated that freestanding multiferroic films may be more energy efficient when it comes to realizing the magnetoelectric (ME) coupling effect<sup>256</sup>. Notably, such free-standing films have helped to mitigate the substrate clamping effect, especially in the context of the strain-mediated ME effect. The endeavor to integrate perovskite-based multiferroic materials with silicon remains challenging, yet ongoing, with the goal of developing complementary metal-oxide-semiconductor (CMOS)-compatible technology. Another hurdle lies in maintaining the stability of polar phases when scaling down the thickness of ferroelectric films. This is crucial to preserving ME coupling in single-phase multiferroic films. Recent studies have reported that such ME coupling in bismuth ferrite (BFO) thin films can be preserved even at thicknesses as low as 5 nm<sup>87,257</sup>.

When developing technology with such thin films, it is also necessary to consider potential issues with dielectric leakage. One potential solution could be to reduce the lateral device size to less than 20 nm, although this requires a sophisticated device fabrication process due to the intricacies of three-terminal structures. The challenge of etching oxide film nanopillars of such size, particularly to avoid damaging the films from the sidewall—which could potentially lead to leakage—remains a significant obstacle.

Despite numerous hurdles to be overcome in achieving purely voltage-driven memory technology, the potential for significant energy consumption reductions, compared to current-driven devices, continues to hold the scientific community's attention. To address integration challenges, novel device fabrication strategies for these material systems need to be identified, necessitating more translational research and development efforts. Moreover, the pursuit of novel materials and the investigation of fresh mechanisms and physics continue in the fields of multiferroics and magnetoelectrics. Such ongoing efforts are expected to yield further substantial breakthroughs in this area, contributing to future advancements in the field.

#### ACKNOWLEDGMENT

B.P. acknowledges the financial support from the Start-up grant from IISc, DST-core research grant CRG/2021/008793 and QuRP seed fund.

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

### Ferroelectric devices for low power electronics

Michael Hoffmann<sup>1,\*</sup>

<sup>1</sup>Department of Electrical Engineering and Computer Sciences, University of California, Berkeley, Berkeley, CA 94720 USA

\**E-mail: hoffmann@berkeley.edu* 

#### Status

Ferroelectric materials have a non-centrosymmetric crystal structure, resulting in a spontaneous polarization that can be switched by an electric field. Multiple stable polarization states and the electric field-based switching mechanism make ferroelectrics ideal for applications in low-power non-volatile memories<sup>258</sup>. Depending on the read-out mechanism, three basic memory concepts can be distinguished: Ferroelectric random-access memory (FeRAM), ferroelectric tunnel junction (FTJ), and ferroelectric field-effect transistor (FeFET). In FeRAM and FTJs, the polarization state of a ferroelectric capacitor is read out through the displacement current and static leakage current, respectively. In a FeFET, the ferroelectric is integrated into a transistor and the polarization state is read out via the drain current. Ferroelectric memories are of interest not only for von Neumann based computing architectures, but especially for emerging paradigms such as neuromorphic computing, logic-in-memory, and non-volatile logic<sup>259,260</sup>. Additionally, ferroelectrics can exhibit a negative capacitance (NC) when their overall polarization is suppressed<sup>261</sup>. By intentionally suppressing the ferroelectric polarization in a FeFET-like structure, the gate voltage can be amplified through the NC effect without hysteresis<sup>262</sup>. This so-called NCFET exhibits a reduced equivalent oxide thickness (EOT) and operating voltage compared to conventional MOSFETs and can in principle overcome the "Boltzmann-limit" of 60 mV/decade subthreshold swing at room temperature<sup>263</sup>. Therefore, ferroelectric NCFETs are promising contenders for future low power and high-performance logic devices. Additionally, some ferroelectric devices can also be influenced by light through photoferroelectric effects. For example, it has been demonstrated that the storage state of FTJs can be affected by illumination<sup>264</sup>. The underlying mechanism of photoferroelectrics can be either photostriction<sup>241,243,265</sup> or pyroelectricity<sup>266,267</sup>, depending on the wavelength of the light used.

Historically, most research on ferroelectrics has been focused on low-power digital memory<sup>258</sup>. While FeRAM based on perovskite ferroelectrics such as lead zirconate titanate has been commercialized in the 1990s, these products could not be scaled beyond the 130 nm node<sup>268</sup>. FeFETs based on perovskite ferroelectrics could not be commercialized due to scaling, integration, and reliability issues. Only the recent discovery of scalable HfO<sub>2</sub> and ZrO<sub>2</sub> based ferroelectrics of fluorite structure led to a resurgence of interest in low-power electronic device applications<sup>269,270</sup>. These CMOS compatible materials can retain their ferroelectricity down to the unit cell limit and can be grown on 3D structures using atomic layer deposition<sup>268,271</sup>. HfO<sub>2</sub> based FeRAM and FeFET memory arrays have been demonstrated on a wafer scale down to the 130 nm and 22 nm nodes, respectively<sup>272,273</sup>. Recently, a 32 Gbit chip with two layers of stacked 3D ferroelectric capacitors and 48 nm pitch has been demonstrated<sup>274</sup>. Ferroelectrics with wurtzite structure such as AlScN have been discovered<sup>275</sup>, which exhibit a high spontaneous polarization and temperature stability with possible applications in FeRAM. Furthermore, ultrathin 2D van der Waals ferroelectrics such as CuInP<sub>2</sub>S<sub>6</sub> and α-In<sub>2</sub>Se<sub>3</sub> have attracted attention for applications in FeFETs and FTJs<sup>276</sup>. The following sections aim to give a high-level overview of the challenges, advances, and future directions of ferroelectric devices with a focus on the practically most relevant fluorite structure materials.

#### **Current and future challenges**

There are different challenges with respect to the various applications of ferroelectrics in low power electronics (FeRAM, FeFET, FTJ, NCFET). Therefore, this section is divided by application.

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

Due to their CMOS compatibility and relatively high spontaneous polarization, fluorite and wurtzite structure ferroelectrics are most promising for FeRAM applications<sup>269,275</sup>. Currently, one of the main challenges for FeRAM is reliability<sup>258,268</sup>. The electric field needed to fully switch the polarization of fluorite and wurtzite structure ferroelectrics is relatively close to their breakdown field strength, which limits the cycling endurance. However, when the cycling voltage is reduced, partial switching results in a reduced switchable polarization<sup>277</sup>. This trade-off is exacerbated by the polycrystalline film morphology of fluorite structure ferroelectrics, leading to a distribution of switching fields<sup>278</sup>. For wurtzite structure ferroelectrics, further scaling of both the switching field and the film thickness is needed to reduce the switching voltage and to improve reliability. Additionally, fluorite-structure ferroelectrics often exhibit the so-called wake-up effect, where initial endurance cycling increases the switchable polarization<sup>277</sup>. Lastly, good imprint and retention behavior especially for reduced film thickness is needed to be demonstrated.

#### 2) FeFET

For FeFET applications, fluorite structure ferroelectrics seem most promising for applications due to their similarity to conventional HfO<sub>2</sub> based gate dielectrics<sup>279</sup>. In general, parasitic charge trapping phenomena and limited cycling endurance are the most prominent challenges for reliable FeFET operation. The dielectric interfacial layer (IL) between the ferroelectric and the semiconductor channel often limits FeFET memory performance<sup>280</sup>. Parasitic charge trapping can lead to undesirable readafter-write latency<sup>281</sup>. Furthermore, polarization switching induces a large field across the IL, which can lead to dielectric breakdown<sup>280</sup>. When scaling down lateral FeFET dimensions, device-to-device variation might be a concern due to the multi-phase, polycrystalline nature of fluorite structure ferroelectric thin films<sup>282</sup>. Therefore, improving the film uniformity will be critical for further FeFET scaling. 3D integration of FeFETs in a 3D NAND architecture is promising to increase the bit density, but challenges due to pass voltage disturbs need to be addressed<sup>283</sup>. In general, read and write disturbs need to be improved to increase the size of FeFET memory arrays<sup>284</sup>. For applications of FeFETs in neuromorphic devices, achieving linearity and symmetry of conductance modulation with identical voltage pulses is difficult due to the inherent nucleation limited switching dynamics observed in fluorite structure ferroelectrics<sup>285</sup>. For 2D van der Waals ferroelectric insulators (e.g., CuInP<sub>2</sub>S<sub>6</sub>) and semiconductors (e.g. α-In<sub>2</sub>Se<sub>3</sub>), wafer scale synthesis and integration into FeFET structures must be demonstrated<sup>286,287</sup>. Additionally, integration into future 3D device structures will be challenging for van der Waals ferroelectrics. Lastly, good reliability of FeFETs based on van der Waals ferroelectrics has not been demonstrated so far.

# 3) FTJ

Since the read-out mechanism of FTJs is based on tunneling, ultrathin ferroelectrics such as fluorite structure and van der Waals materials are most promising. One of the main challenges for FTJs is to achieve a large read current while maintaining a high tunneling electroresistance (TER) ratio. For fluorite structure ferroelectric FTJs, the relatively low read current as well as limited cycling endurance and retention need to be addressed<sup>268</sup>. In ferroelectric/dielectric double-layer FTJs, electric breakdown of the dielectric layer with endurance cycling often limits reliability<sup>288</sup>. Further reducing the film thickness while still achieving a predominantly ferroelectric fluorite structure film has remained challenging due to the increase in non-ferroelectric and/or amorphous phase fractions. For FTJs based on van der Waals ferroelectrics, high temperature and endurance cycling stability must be demonstrated. So far, the relatively low Curie-temperature of many ultrathin ferroelectrics is detrimental for practical applications<sup>276</sup>. For neuromorphic computing, FTJs have similar challenges compared to FeFETs in terms of linearity and symmetry<sup>285</sup>. Variability in highly scaled FTJs could be an issue as well.

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

#### 4) NCFET

As in the FeFET case, fluorite structure ferroelectrics currently are most promising for NCFET devices<sup>289</sup>. While improvements of EOT, subthreshold swing, on/off ratio and short channel effects have been demonstrated for fluorite structure ferroelectrics compared to regular dielectric HfO<sub>2</sub>, achieving below 60 mV/decade subthreshold swing at room temperature has proved difficult<sup>263</sup>. This has been related to the large change in the semiconductor capacitance between the device on- and off-state, especially when using silicon<sup>290</sup>. Many reported devices show large hysteresis and operating voltages due to transient ferroelectric switching, undesirable for logic devices<sup>291</sup>. Such transient NC in FeFETs must be clearly distinguished from stable NCFETs without hysteresis. To further improve NCFET performance, more insight into the microscopic origin of NC in fluorite structure ferroelectrics is needed<sup>289</sup>. More accurate multi-domain/multi-phase models need to be developed. Additionally, further decreasing the ferroelectric layer thickness will become necessary for applications in advanced FETs with gate-all-around and stacked nanosheet structures. Therefore, ferroelectrics that cannot be grown on 3D structures by atomic layer deposition (such as van der Waals ferroelectrics) are unlikely to be used in advanced logic NCFETs.

#### **Advances and Future Directions**

The following presents a brief overview of select advances in the field, again separated by application.

# 1) FeRAM

To improve cycling endurance without sacrificing switchable polarization, La doping of Hf0.5Zr0.5O2 (HZO) has received significant attention<sup>292</sup>. Recently, recovery of endurance has been shown by cycling with a lower voltage while using intermittent high voltage cycling to recover the switchable polarization<sup>293</sup>. To reduce the switching fields of fluorite structure ferroelectrics, different methods have been proposed and demonstrated. The use of imprinted antiferroelectric films has yielded 10<sup>12</sup> cycling endurance due to lower operating voltage, compatible with 3D integrated FeRAM architectures<sup>294</sup>. In another approach, HZO/ZrO<sub>2</sub> nanolaminates have been used to reduce the average switching field, resulting in improved speed, and cycling endurance<sup>295</sup>. This effect has been related to an increase in topological domain walls, which can lower the barrier for polarization switching<sup>296</sup>. Recently, HZO films with intercalated Hf/Zr atoms were reported to stabilize the rhombohedral R3m phase, resulting in a lower coercive field (~0.65 MV/cm) and improved breakdown field strength<sup>297</sup>. However, so far, this effect has only been demonstrated for films deposited by physical vapor deposition, which cannot be used for 3D capacitor structures. If this rhombohedral phase can be stabilized in ALD grown HZO films needs to be studied further. Furthermore, inserting different ILs between the ferroelectric and the metal electrodes has been shown to improve both the switchable polarization and the cycling endurance<sup>298</sup>. Such interfacial layers can also result in a change of the film texture. For wurtzite structure ferroelectrics, progress has been made in reducing the film thickness of AlScN down to 10 nm and reduced switching fields in ScGaN compositions<sup>299,300</sup>. Future FeRAM research should aim at further lowering the switching voltages without compromising switching speed, remanent polarization, and reliability, while also targeting further density increase through monolithic 3D integration<sup>274</sup>.

# 2) FeFET

Since the IL is critical for FeFET performance and reliability, IL engineering has shown most promise for improved device behavior. For example, it has been demonstrated that ILs with higher permittivity result in improved cycling endurance, fast read-after-write, and write-disturb immunity<sup>57,301,302</sup>. p-type FeFETs with a SiGe channel also showed reduced read-after-write latency<sup>281</sup>. Furthermore, IL-free FeFETs have been fabricated using oxide semiconductor channels, resulting in excellent cycling endurance, fast read-after-write, and logic compatible write voltages<sup>303</sup>. Integration of fluorite structure

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

ferroelectrics into advanced transistor structures such as FDSOI, FinFET, and gate-all-around FET has been demonstrated<sup>268</sup>. Oxide semiconductor based FeFETs have been scaled down to 7 nm channel length<sup>304</sup>. 3D NAND-like FeFET integration has been shown<sup>283</sup>. Recently, interest in devices with a metal-ferroelectric-metal-insulator-semiconductor (MFMIS) structure has increased, which promises higher cycling endurance and reduced charge trapping, with a trade-off in retention<sup>305</sup>. Fluorite structure based FeFETs have been extensively investigated as artificial synapses and neurons, for random number generation, reconfigurable transistors, as well as ternary content-addressable memories<sup>279,285</sup>. Semiconducting van der Waals  $\alpha$ -In<sub>2</sub>Se<sub>3</sub> has been used as a high mobility ferroelectric transistor channel, promising new FeFET device architectures with reduced depolarization fields<sup>306</sup>. However, more research into the switching speed, reliability and scalability of such devices is needed. Other FeFETs based on van der Waals ferroelectrics have been demonstrated, but generally suffer from lower temperature stability<sup>276</sup>. In terms of future trends, it seems like FeFET research is going in the direction of high permittivity ILs or even IL-free while reducing the ferroelectric thickness to lower the operating voltages. Besides silicon and SiGe based channels, oxide semiconductors as well as ferroelectric van der Waals semiconductor FeFETs seem promising for monolithic 3D integration. Fluorite structure based vertical FeFETs will become increasingly important for 3D NAND like memory architectures. Variability in highly scaled FeFETs needs to be investigated and improved further.

#### 3) FTJ

For FTJs based on fluorite structure ferroelectrics, reducing the film thickness has been pursued to increase the FTJ on-current. Recently, FTJs with 1 nm thick HZO have been grown directly on silicon, for a read current of > 1 A cm<sup>-2 307</sup>. Read current increase has also been reported using atomic layer etching of ferroelectric HZO, resulting in more than two orders of magnitude improvement of on-current and TER<sup>308</sup>. Electrode work function engineering has been shown to enable improved retention as well as read-current in double layer FTJs<sup>309,310</sup>. Further engineering of the dielectric layer and increasing the Zr content in HZO based double layer FTJs have been shown to result in improved cycling endurance and TER<sup>311</sup>. Switchable ferroelectric diodes based on fluorite structure ferroelectrics have been shown to exhibit ultrahigh read currents (> 200 A cm<sup>-2</sup>), good cycling endurance (10<sup>9</sup>) in a monolithic 3D integrated structure, without the need for a selector device due to their self-rectifying behavior<sup>312</sup>. Fluorite structure FTJs have also been shown to be promising for applications such as artificial synapses and neurons<sup>285</sup>. The first demonstrations of van der Waals based FTJs showed a giant TER of up to 10<sup>7 313</sup>. Future research should focus on the FTJ stack optimization to improve TER, cycling endurance and retention. Ultrathin ferroelectrics seem most promising for increased read current.

#### 4) NCFET

Pulsed voltage experiments have demonstrated NC effects in fluorite structure ferroelectric and antiferroelectric heterostructure capacitors<sup>314,315</sup>. However, the origin of NC in these ~10 nm thick films is still debated<sup>316,317</sup>. Thinner films seem to be needed to access the NC region at lower voltages for logic devices<sup>263</sup>. Recently, silicon based NCFETs with an EOT smaller than the SiO<sub>2</sub> interfacial layer thickness have been demonstrated<sup>19</sup>. The stable NC in these 2 nm thick HfO<sub>2</sub>/ZrO<sub>2</sub>/HfO<sub>2</sub> superlattice gate stacks has been related to ferroelectric domain wall movement, which is influenced by the partially in-plane polarization and tetragonal phase fractions<sup>318</sup>. However, the potential role of topological domain walls in these ultrathin mixed phase films needs further investigation<sup>296</sup>. Both p-type and n-type NCFET devices have been demonstrated down to 90 nm gate length, with performance and reliability comparable to conventional devices with 30 nm gate length<sup>319</sup>. Further channel length scaling and FinFET or gate-all-around structures with similar gate stacks need to be demonstrated. Engineering of the IL or the use of other channel materials might result in even lower EOT values or

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

**APL** Materials

AIP Publishing

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

potentially below 60 mV/decade subthreshold swing. Variability in highly scaled NCFETs needs to be investigated.

# **Concluding remarks**

Ferroelectrics are promising for future low power memory and logic devices due to their electric field control of polarization, resulting in ultra-low switching energies. The availability of scalable and CMOS compatible fluorite structure ferroelectrics enables a straightforward integration of ferroelectrics into advanced semiconductor nodes. To further reduce the operating voltage of such ferroelectric devices, the film thickness and switching fields need to be reduced. The latter could be achieved through topological domain walls, film texture control or the use of imprinted antiferroelectrics. Careful interface engineering seems to be the most promising way to overcome current reliability concerns. More research into the variability of scaled ferroelectric devices is needed. To improve the device density per area, monolithic 3D integration of ferroelectric capacitors and transistors will be crucial. Besides fluorite structure materials, wurtzite and van der Waals ferroelectrics could be promising for certain applications in low power electronics. However, more research is needed to better understand the advantages and limitations of these relatively new materials.

<sup>1</sup>Department of Materials Science and Engineering, University of Wisconsin-Madison, Madison, WI, 53706, USA

<sup>2</sup>Applied Mathematics and Computational Research Division, Lawrence Berkeley National Laboratory, CA, 94720, USA

<sup>3</sup> Physics Department and Institute for Nanoscience and Engineering, University of Arkansas, Fayetteville, Arkansas 72701, USA

jhu238@wisc.edu

jackie\_zhiyao@lbl.gov

laurent@uark.edu

#### Status and impact to date

The development and design of ferroelectric materials and devices have benefited significantly from the computational modeling at multiple spatiotemporal scales. For example, at the electronic and atomic scale, first-principles density functional theory (DFT) calculation has been used to search for new composition of ferroelectric materials with desirable properties, evaluate the relative thermodynamic stability of different polymorphs, predict the ferroelectric behaviors, including energy barrier for polarization switching<sup>190</sup>, structure and energies of ferroelectric domain walls<sup>320</sup>, the coupling strength between polarization and other structural/functional order parameters<sup>235</sup>, amongst numerous other things that are predictable within the scope of thermodynamics. However, DFT calculations typically can only be performed at 0K and are limited to systems with a small number of atoms and electrons due to the high computational cost.

Complementing the DFT, Monte Carlo effective Hamiltonian simulations (purely latticebased)<sup>321–324</sup> and second-principles calculations (incorporating both lattice and electronic degrees of freedom)<sup>325-327</sup> can directly take the DFT-calculated parameters as the input, enabling finitetemperature calculations via methods like the metropolis algorithm, and simulating systems of larger spatial scales than DFT due to the fewer number of degrees of freedom (e.g., a local soft mode related to polarization and a displacement related to strain) in each unit cell. Both the effective Hamiltonian and second-principles calculations can be effectively used to predict the stable/metastable atomic-scale polarization configuration under various external stimuli under realistic mechanical and electrical boundary conditions at finite temperature. Moreover, by using effective Hamiltonian within the Hybrid Monte Carlo (HMC) scheme, large-scale simulations of materials systems containing millions of atoms can be achieved due to the computational efficiency of HMC in parallelization (e.g., via graphics processing unit, or GPU) and incorporating long-range (dipolar) interaction <sup>328,329</sup>. Furthermore, by implementing the effective Hamiltonian or advanced interatomic potential in the framework of Molecular Dynamics<sup>330-333</sup>, various timedependent phenomena (e.g., polarization switching, domain wall motion) can be modeled at the atomic scale with first-principles accuracy.

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

Landau theory of phase transition<sup>336</sup> and diffuse-interface theory<sup>337</sup> to construct symmetryconsistent thermodynamic potential for spatially inhomogeneous materials systems. It enables solving the equation of motion for multiple coupled order parameters to simulate the co-evolution of multiple coupled domain patterns (e.g., ferroelectric, ferroelastic, and ferromagnetic) as well as the properties. The phase-field method is readily applicable to a broad range of ferroelectric systems ranging from single crystals to single- or multi-phase polycrystals. The use of continuum order parameters allows for a coarse graining representation of a material system, which allows simulating systems of larger spatial scales. The thermodynamic and kinetic parameters used in phase-field simulations can either be computed from first-principles calculation or obtained by fitting experiments. Ferroelectric materials have immense potential in various innovative microelectronics devices, including ferroelectric capacitors (FeCaps), ferroelectric tunnel junctions (FTJs), ferroelectric field-effect transistors (FeFETs), and negative capacitance field-effect transistors (NCFETs). These devices find applications in diverse areas such as memory storage, logic-in-memory architectures, oscillators, and sensors. To integrate them into circuits and architectures, developing Simulation Program with Integrated Circuit Emphasis (SPICE)-compatible circuit models (also referred to as compact models) is crucial. These models aim to optimize system performance by identifying the optimal design parameters. Researchers have made significant strides in developing these models, balancing computational efficiency and physics precision, using notable models like the Preisach model of hysteresis<sup>338</sup>, the empirical Kolmogorov-Avrami-Ishibashi (KAI) model,

and nucleation-limited switching model<sup>339</sup>. A recent trend is the incorporation of the Landau formalism for enhanced accuracy<sup>340</sup>. Traditional circuit models often lack spatial dependencies, posing challenges in predicting multidomain effects. To address this limitation, the ferroelectric layer is partitioned into multiple capacitors, each governed by an independent single-domain time-dependent Landau-Ginzburg equation<sup>341,342</sup>. Crucially, ferroelectric circuit models must be seamlessly integrated and interconnected with other parts of the circuit models. For instance, in FeFETs and NCFETs, the ferroelectric circuit model must be considered alongside the established MOSFET circuit model, such as Berkeley Short-channel IGFET Model (BSIM) models<sup>339</sup>. Equating the ferroelectric-induced gate charge with that derived from existing MOSFET models allows for the effective capture of the effects of the ferroelectric layer in the gate capacitor. This includes their I-V relationships in the entire FET models. These models have greatly facilitated the design and fine-tuning of circuits with ferroelectric components, expanding the range of potential applications.

At a larger spatial scale (mesoscale), phase-field simulations<sup>334</sup> have been widely used to understand and predict the ferroelectric phase transition, equilibrium polarization and strain pattern and their dynamical evolution in a wide variety of ferroelectric systems. Numerous successes have been achieved over the past two decades (see recent reviews<sup>335</sup>). Phase-field method leverages the

# **Current and future challenges**

#### Materials Modeling Challenges

Hafnia (HfO<sub>2</sub>) and its solutions (Hf<sub>1-x</sub>Zr<sub>x</sub>O<sub>2</sub>) can display ferroelectricity when their nonequilibrium orthorhombic or rhombohedral phase can be stabilized. In contrast to archetypical ferroelectrics ABO<sub>3</sub> perovskites, where ferroelectricity diminishes in ultrathin film due to

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

depolarization, hafnia displays robust ferroelectricity even when the thickness reduces to only one unit cell<sup>271</sup>. In combination with its high compatibility with existing semiconductor manufacturing platform, hafnia offers an exceptionally exciting prospect for application in a wide range of ferroelectric devices and has attracted a significant amount of attention in the ferroelectrics community. Despite intense theoretical and experimental efforts<sup>343</sup>, the fundamental understanding for the origin of the ferroelectricity, mechanisms for stabilizing the metastable ferroelectric phase, and other behaviors (*e.g.*, wake-up) that depart from conventional ABO<sub>3</sub> ferroelectrics are still far from complete<sup>344</sup>. Current status and challenges of computational modeling in addressing these science questions and guide the materials design have been discussed in Ref. <sup>343</sup>.

Another promising system is III-nitride (N) ferroelectrics such as Al<sub>1-x</sub>Sc<sub>x</sub>N <sup>275,345–352</sup>. Compared to Hf<sub>1-x</sub>Zr<sub>x</sub>O<sub>2</sub>, wurtzite Al<sub>1-x</sub>Sc<sub>x</sub>N exhibits a remanent polarization more than three times higher and a back-end-of-line (BEOL) compatible growth temperature of below 350 °C. Furthermore, Al<sub>1-x</sub>Sc<sub>x</sub>N can be naturally integrated with other III-N semiconductors, enabling novel functionalities, such as enhanced sheet charge densities, in III-N heterostructures for applications like high electron mobility transistors. One key challenge facing the application of Al<sub>1-x</sub>Sc<sub>x</sub>N is its large switching (coercive) voltage, which is currently exceeds CMOS compatibility. Challenging questions that computational models can help address include: What novel compositions/interfaces can lead to low switching coercive voltage? How to understand and predict the energetics and kinetics of atomic-scale and mesoscale polarization switching behaviors in such Wurtzite ferroelectrics? How to understand the wake-up behavior? How to understand the effects of point defects and strong temperature dependence<sup>353</sup> on the polarization switching? How to understand the influence of geometrical confinement, size, and strain in AlScN-based nanostructures (*e.g.*, nanowires, nanodots) and heterostructures (*e.g.*, superlattices, thin films)? Despite a few excellent computational works<sup>354–356</sup>, these questions still require further clarification.

Van der Waals (vdW) layered materials is another class of promising materials that can display robust ferroelectricity in the two-dimensional (2D) limit<sup>357</sup>. vdW ferroelectrics can also accommodate novel polarization switching pathway and other exotic functionalities. A notable example is the sliding ferroelectricity where the out-of-plane polarization is switched by in-plane interlayer sliding, and the low switching barrier of such pathway offers the exciting prospect of realizing ultra-high-speed polarization switching with low energy cost yet maintaining robustness against thermal fluctuations<sup>358</sup>. Current status and challenges in computational modeling of vdW ferroelectrics have been discussed in recent review and perspective articles<sup>358–360</sup>.

# Device Modeling Challenges

A key challenge to modeling ferroelectrics-based microelectronic devices is the orders of magnitude of mismatch between the nanometer (nm)-scale heterogeneity inside the ferroelectric material (*e.g.*, domain walls) and micrometer ( $\mu$ m)-scale device structure. Specifically, a rule of thumb for phase-field modeling of ferroelectric materials is that the largest simulation cell size cannot exceed 1/3 of the ferroelectric domain wall width (typically 1-10 nm and down to one- or two-unit cells<sup>361</sup>), since at least three cells would be needed to describe a diffuse interface. When modeling polar vortices in PbTiO<sub>3</sub>/SrTiO<sub>3</sub> superlattices<sup>362</sup>, a simulation cell size as small as 0.4 nm is required to capture the rotation of the polarization vector unit cell by unit cell. This constraint

**APL** Materials AIP Publishing This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

makes it computationally expensive or even unaffordable to simulate millimeter-scale device architecture even using mesoscale computational models such as phase-field. In addition to the spatial-scale mismatch, the mismatch in the temporal scales of multiple concurrent physical processes in ferroelectric devices would further increase the computational cost. For example, modeling devices like FeFETs is challenging due to their intrinsic multiphysics nature involving ferroelectric polarization switching, semiconductor electron transport, and electrostatics. Accurate numerical coupling schemes are essential, but current approaches lack full 3D consideration of the device structure, especially in complex designs such as FE-finFET. Therefore, there is an urgent need for an accurate and efficient 3D simulation tool capable of modeling ferroelectric-dielectricsemiconductor heterostructures across a range of computing platforms, from laptops to supercomputers. Addressing these challenges can involve harnessing the progress made in contemporary numerical algorithms. This includes the development of sophisticated algorithms aimed at maximizing the utilization of petascale and exascale supercomputing capabilities, implementing adaptive mesh refinement, and utilizing implicit time-marching algorithms. For example, a full 3D exascale model for ferroelectric-based NCFET has recently been proposed, with demonstrated almost-perfect scaling on 512 GPUs and 15X time speedup on GPUs compared to CPUs. GPU-accelerated phase-field models for ferroelectric materials and devices<sup>363-366</sup> have recently been developed, where hundreds of times faster computational speed-up over single CPU has been achieved. To address the complicated geometries associated with finFETs and other nonrectangular gate stacks, the finite-element method (FEM) can also be employed in the phase-field simulation<sup>367</sup>. Another exciting solution is the integration of advanced machine learning (ML) models to accelerate phase-field modeling<sup>368,369</sup> and more generally, address the computational challenges resulting from such spatiotemporal scale mismatch — which has been seen in other fields such as weather/climate modeling<sup>370</sup> but not yet been applied to materials science problems.

#### Circuit Modeling Challenges

The challenges in circuit modeling are as follows: 1. Integration with CMOS Technology IC Models: Combining ferroelectric technology with CMOS technology, typically guarded by classified parameters, requires collaboration with foundries to access CMOS circuit model cards. Researchers often start with open-source model cards, necessitating intricate curve fitting to match I-V characteristics of MOSFETs. This process is highly case-specific, influenced by device factors like geometry and fabrication technologies. The interplay between ferroelectric switching and CMOS characteristics also remains under-explored. 2. Limited Experimental Validation Data: The lack of experimental data for validating electronics characteristics, such as I-V relations, predicted by circuit models presents a significant challenge. 3. Lack of Comprehensive Multidomain Exploration: Circuit models inherently lack the capability to consider spatial derivatives, leading to a reliance on single-domain assumptions in existing models. While techniques like dividing the ferroelectric layer into individual capacitors have proven effective within certain accuracy limits, this simplification overlooks the time-evolution of domains and the dynamic changes in domainwall energy. As the demand for high-performance circuits grows, there is a pressing need for models accommodating the complicated nature of ferroelectric devices. These models should consider multi-domain and polycrystalline characteristics, achieved by integrating simulated ferroelectric metrics from material and device modeling into the circuit model, embracing a "codesign" approach. This offers a more accurate portrayal of ferroelectric physics while maintaining computational efficiency in IC-level models and designs. These advanced models are ACCEPTED MANUSCRIPT

AIP Publishing APL Materials This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774 crucial for precise simulations of FE device performance and their intricate interplay with design parameters.

# Acknowledgement

J.H. acknowledges the support from the National Science Foundation under the grant number DMR-2237884. Z.Y acknowledges the support from the U.S. Department of Energy, Office of Science, Office of Basic Energy Sciences, Materials Sciences and Engineering Division under Contract No. DE-AC02-05-CH11231 (Codesign of Ultra- Low-Voltage Beyond CMOS Microelectronics for the development of materials for low-power microelectronics). Z. Y. is grateful for the discussion with Dr. Qian Gao and Dr. Girish Pahwa. L. B. would like to acknowledge the U.S. Department of Defense under the DEPSCoR program (Award No. FA9550-23-1-0500) and the Vannevar Bush Faculty Fellowship (VBFF, Grant No. N00014-20–1-2834) and the Office of Naval Research (Grant No. N00014-21-1-2086).

# Cold-source FET

Peng Wu<sup>1</sup>, Jun Cai<sup>2</sup>, Joerg Appenzeller<sup>2</sup>

<sup>1</sup>Research Laboratory of Electronics, Massachusetts Institute of Technology, Cambridge, MA 02139, USA.

<sup>2</sup>Birck Nanotechnology Center & Elmore School of Electrical and Computer Engineering, Purdue University, West Lafayette, IN 47907, USA.

pengw@mit.edu

cai312@purdue.edu

appenzeller@purdue.edu



**Fig. 45** (a) Device structure of a cold-source FET (CS-FET). (b) Illustration of energy filtering by number of modes in a CS-FET. (c) Different types of cold sources. (d) Challenges of CS-FET associated with cold source (CS)-channel contact interface.

#### 1. Status of the area

Conventional MOSFETs rely on thermionic emission as the mechanism of carrier injection and the subthreshold swing (SS) is limited to 60 mV/dec at room temperature, which hinders the scaling of supply voltage V<sub>DD</sub>. Therefore, steep-slope devices are highly sought after for lowering the power consumption, and in particular cold-source FET (CS-FET) has been recently proposed as a promising candidate<sup>371</sup>. The device structure of a CS-FET is similar to that of a MOSFET, except that the source is replaced by a cold source (Fig. 45a), in which the number of modes  $M_S(E)$  decreases with higher energy *E*. As a result, the high-energy carriers are partially or completely cut off (depending on whether  $\frac{60}{2}$ 

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

**APL** Materials

AIP Publishing

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

a band gap is present) due to the energy filtering of  $M_S(E)$ , resulting in an effectively "colder" distribution of the carriers injected into the channel, and thus allowing to achieve a steep SS. Note that for the energy filtering of the cold source to be functional,  $M_S(E)$  should also be smaller than  $M_{ch}(E)$ , the number of modes in the channel, within the energy range of interest that contributes to most of the off-state current (Fig. 45b). Compared with tunneling field-effect transistors (TFETs)<sup>372</sup>, which also relies on energy filtering to achieve a steep SS, a major difference to the CS-FET is that the energy filtering in the cold source is independent of the gate control of the potential barrier in the channel, thus resolving a common issue in TFETs, i.e. the energy filtering effect (and thus SS) continuously deteriorating due to a widened tunneling window close to the on-state of the device.

An early pioneer of the CS-FET concept can be dated back to a paper in 2011<sup>373</sup>, in which a brokengap p-n junction was proposed to be used as a band-pass energy filter. In 2018, Qiu et al.<sup>371</sup> proposed the Dirac-source FET (DS-FET), a variant of the CS-FET in which the Dirac cone of graphene is used as a low-pass energy filter (and thus named Dirac source). In this paper, the device concept was experimentally demonstrated in a carbon nanotube (CNT) system and a steep SS of 35 mV/dec was achieved (although the detailed mechanism of the steep slope in the experimental device is a subject of debate<sup>374</sup>). In an IEDM paper<sup>375</sup> in the same year, the device concept of DS-FET was extended to include other types of cold sources and the term "cold-source FET" was coined. Multiple cold sources have been explored theoretically up to date, including gapless/gapped Dirac source<sup>371,375,376</sup>, cold metals<sup>377–379</sup>, broken-gap p-n junctions<sup>373</sup>, p-doped-semiconductor-Metal-n-doped-semiconductor (p-M-n) junctions<sup>375</sup> (however, the scattering in the metal may result in re-thermalization of the carriers as discussed in ref.<sup>380</sup>) and superlattice<sup>381,382</sup> (Fig. 45c). On the experimental side, only DS-FETs based on a gapless graphene Dirac source have been demonstrated, including p-type<sup>371</sup> and n-type<sup>383</sup> CNT DS-FETs and n-type MoS<sub>2</sub> DS-FETs<sup>384,385</sup> (although re-thermalization is an alarming issue in these MoS<sub>2</sub> DS-FETs as will be discussed in the next section).

#### 2. Current and future challenges

As Herbert Kroemer puts it – "the interface is the device" – most of the challenges faced by CS-FETs are associated with the interface between the cold source (CS) and the channel, as illustrated in Fig. 45d. One major challenge is the Schottky barrier at the CS-channel interface. As shown in ref.<sup>376</sup>, a large Schottky barrier height not only lowers the on-current, but also deteriorates the SS, since carriers with higher energies have higher transmission than those with lower energies, which results in an increase in the temperature of the injected carriers. Therefore, it is critical to have a low (ideally, zero or even negative) Schottky barrier height between the cold source (CS) and the channel to achieve a high on-current and a steep SS.

Another major challenge is the re-thermalization of injected cold carriers. For instance, a typical ntype DS-FET or CS-FET has an n-doped extended source region at the CS-channel interface to lower the Schottky barrier height (Fig. 45d). In this n-doped region, however, any inelastic scattering before reaching the top-of-the-barrier (ToB) in the channel, such as optical phonon scattering, would lead to re-thermalization of the injected carriers from a cold distribution  $f^{inj}$  towards the room-temperature Fermi-Dirac distribution  $f_{normal}$  (as illustrated in Fig. 45d), which, in the worst-case scenario, results in a deterioration of SS back to 60 mV/dec. Most of the early theoretical and simulation works on CS-FET focus on ballistic transport and ignore the impact of scattering<sup>375,386</sup>, while two recent simulation studies that take electron-phonon scattering into account show that carriers are completely rethermalized over a length scale of a few nanometers after being injected from the cold source into a WS<sub>2</sub> <sup>387</sup> or Si<sup>388</sup> doped extended source region, before reaching the ToB in the channel region. Note that since the CS-channel overlap belongs to the region of concern for re-thermalization, the overlap length needs to be scaled to much shorter than the mean free path of optical phonon scattering to avoid re-thermalization. In this regard, it is surprising that previously demonstrated steep-slope MoS<sub>2</sub> DS-FETs<sup>384,385</sup> were built with a long graphene-MoS<sub>2</sub> overlap lengths (5~10 µm), since the phonon-limited mean free path in MoS<sub>2</sub> is typically less than 10 nm<sup>389</sup>.

#### 3. Advances in science and engineering to meet these challenges

To reduce the Schottky barrier height, for CS-FETs utilizing graphene as cold injector, it is possible to n-dope the graphene due to its small density of states (DOS) in the CS-channel contact region to lower the Schottky barrier height<sup>371,376</sup>. At the same time, the p-doped graphene Dirac source provides the required energy filtering, and the high transmission of Klein tunneling in the graphene p-n junction ensures a large on-current of the device<sup>371</sup>. However, the n-doped graphene segment (as well as the overlapped channel region) is subject to re-thermalization, and therefore its length needs to be aggressively scaled. For CS materials with large DOS, such as cold metals, tuning band alignment by doping the contact region may not be an option, and it is therefore critical to identify CS-channel material combinations that can give rise to small Schottky barrier heights through ab-initio simulation and experimental verification.

To suppress re-thermalization, it is critical, as stated above, to reduce the overlap length in the vertical contact geometry, for instance, by developing a self-aligned process with ~nm accuracy that is beyond any lithographical approach to pattern and align the CS and the channel. Alternatively, the requirement on overlap length can be relaxed by using high-mobility channel materials that have a long mean free path of optical phonon scattering. As an example, a simulation study<sup>378</sup> predicts that Au<sub>2</sub>S with a large phonon-limited mobility of  $8.45 \times 10^4$  cm<sup>2</sup>/(V·s) is a suitable channel material for CS-FETs, and device simulations show that steep SS is achieved for devices with an overlap length up to ~50 nm. In addition, another feasible option is to adopt a lateral contact geometry in the CS-FET (Fig. 45d), for instance, via chemical vapor deposition (CVD) synthesis of in-plane 2D heterojunctions<sup>390,391</sup>.

To resolve the aforementioned challenges, efforts should also be made on simulation to evaluate different options and provide guidance for experiment. It is crucial to develop multi-physics simulation frameworks that meet the following requirements: (a) accurate prediction of electron and phonon band structures of cold source and channel, as well as band alignment between the two; (b) incorporation of electron-phonon scattering in the device transport simulation to include re-thermalization effect; (c) capability to simulate device structures and dimensions that are realistic and can be made experimentally; (d) incorporation of nonideal effects, such as interface defects, gap states and fringing fields.

In addition, existing experimental demonstrations of CS-FETs are limited to DS-FETs with a gapless graphene Dirac source. Other types of cold sources, such as 2D cold metals (NbX<sub>2</sub> and TaX<sub>2</sub>, X = S, Se, Te)<sup>377</sup> and 3D cold metals (Cu(IrS<sub>2</sub>)<sub>2</sub>, Cu(RhS<sub>2</sub>)<sub>2</sub>, Cu<sub>5</sub>Si<sub>2</sub>S<sub>7</sub>, La<sub>2</sub>MgIrO<sub>6</sub>, La<sub>2</sub>MgRhO<sub>6</sub>, and Bi<sub>3</sub>Pt<sub>3</sub>O<sub>11</sub>)<sup>379</sup>, have been predicted by ab-initio simulation, but more experimental work is needed to confirm those predictions. A more attainable and practical target in the near future is gapped bilayer graphene by electrical gating<sup>392</sup>, which could be explored to achieve an even steeper SS<sup>376,386</sup>.

4. Concluding remarks

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

AIP Publishing AF

ACCEPTED MANUSCRIPT

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774 resolve the challenges.

Acknowledgements

Despite the above challenges, CS-FET holds great promises for steep-slope transistors and low-power electronics. To achieve its full potential, however, requires both experimentalists (material scientists and device engineers) as well as theorists (experts on ab-initio simulation of materials and quantum transport of devices) to work more closely to further investigate the device concept and identify and

P.W., J.C. and J.A. acknowledge financial support from Intel Corporation.

Supriyo Datta<sup>1</sup> and Kerem Y. Camsari<sup>2</sup>

<sup>1</sup>Elmore Family School of Electrical and Computer Engineering, Purdue University, West Lafayette, 47906, IN, USA

<sup>2</sup>Department of Electrical and Computer Engineering, University of California, Santa Barbara, Santa Barbara, 93106, CA, USA

datta@purdue.edu

camsari@ucsb.edu

**Between a bit and a qubit**: A computing paradigm that is attracting attention<sup>393</sup> is based on the concept of *probabilistic or p-bits*<sup>394</sup> which can be viewed as intermediate between the deterministic bits of digital computing and the qubits of quantum computing. A bit has two values, 0 and 1 while a qubit is a delicate superposition of 0 and 1. A p-bit lies in between: it is a robust classical entity that fluctuates between 0 and 1.

The state of a system of *n* bits is described by an *n*-bit binary number like 1001....110. By contrast,

a system of *n* qubits is described by a wavefunction with  $2^n$  complex components whose squared magnitude gives the probabilities of the  $2^n$  possible configurations. A system of *n* p-bits too requires an exponentially large number ( $2^n$ ) of components, but they are all positive numbers that constitute the probability density function. Feynman noted that "... the only difference between a probabilistic classical world and the equations of the quantum world is that the probabilities would have to go **negative**" <sup>395</sup>. The power of quantum computing comes from exploiting these negative (more generally complex) probabilities, which in turn requires stringent experimental conditions to protect the phase.

Probabilistic computers are much more robust and have been demonstrated to operate at room temperature using existing technology. They lack the magic of complex probabilities but can function as hardware accelerators for stochastic a.k.a Monte Carlo (MC) algorithms which have been recognized as one of the top ten algorithms of the 20<sup>th</sup> century<sup>396</sup> with applications in a wide variety of fields such as optimization, inference, quantum emulation and machine learning<sup>397</sup>.

**Device innovation:** The key element in this paradigm is a device whose output s takes on one of two values, 0 and 1, with probabilities p and (1 - p) respectively where p lies between 0 and 1 and is controlled by the input voltage v which can be an analog or perhaps a multi-bit digital quantity. Devices like this can be built with existing CMOS technology, but they require *tens of thousands of transistors* per p-bit.

By contrast it has been shown that by modifying standard MRAM technology special nanodevices

be constructed can which require only three transistors and an unstable magnetic tunnel junction  $(MTJ)^{398}$ to perform functions the associated with a p-bit, namely random a number generator



Figure 46: A p- bit takes an input voltage v whose value determines the probability p that its binary output is 1.

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

(RNG) coupled with a lookup table and comparator that are used to control the probability p. These novel devices have been used to demonstrate small networks with tens of p-bits performing optimization<sup>399</sup> and learning<sup>400</sup>. Other compact implementations may also be possible and could be attractive especially if they can be built with existing technology, unlike the unstable MTJ which requires a modification, albeit small, of MRAM technology.

So far, however, demonstrations of large networks with thousands of p-bits have been based on CMOS implementations with tens of thousands of transistors<sup>401–403</sup>. Even so they have been shown to provide performance that is orders of magnitude better than CPU implementations and comparable to that obtained from standard GPU/TPU-based hardware accelerators<sup>404–406</sup>. Existing CMOS technology only allows us to integrate ten to twenty thousand p-bits, but the use of compact energy-efficient p-bits would enable us to integrate millions of them operating at nanosecond rates<sup>407,408</sup>, providing 10<sup>15</sup> probabilistic flips per second<sup>401</sup>. However, this alone is not enough to achieve increased performance. To see why, we need to consider the algorithm and architecture that can be implemented with p-bits (Figure 47).

Algorithms and architecture: An array of p-bits like the one shown in Figure 47 constitutes a controlled random number generator (RNG) which is a key component in the implementation of any MC algorithm. However, even the simplest algorithms also require an arithmetic function f to be implemented on the output. In the language of neural networks, one could call these binary stochastic neurons and synapses. Together they form a building block that can be used to implement more complex MC algorithms.

For example, Markov Chain Monte Carlo (MCMC) algorithms involve a random walk where each subsequent step depends on the current state and can be implemented with a series of concatenated building blocks (Figure 47) as in deep belief networks (DBN). On the other hand, a restricted Boltzmann machine (RBM) can be implemented using two of the building blocks and feeding the output of the second unit back to the input of the first unit.

Figure 47: The basic building block for a hardware implementation of an MC algorithm includes an array of p-bits whose output  $\{s\}$  is processed to compute a function  $f(\{s\})$  which is dictated by the specific algorithm being implemented. Multiple building blocks can be concatenated perhaps with feedback to solve diverse classes of problems.



Looking at the building block in Figure 47 it is evident why an array of compact p-bits providing a large throughput of random numbers is not enough to produce a large number of samples per second. The unit for computing the function f appears in series and can easily create a bottleneck. Sophisticated algorithms often require the computation of elaborate functions f that cannot utilize the large flux of random bits. For this reason, a limited number of RNGs are often time-shared since there is little incentive to provide a dedicated RNG for each thread. For example, in synchronous systems where p-bits are updated in sequential blocks<sup>409</sup>, the same RNG units could be shared since they are not accessed at the same time. These tricks allow the scaling of digital p-bit systems, eventually however, natural  $\frac{65}{65}$ 

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

analog noise of nanodevices, for example encountered in magnetic tunnel junctions with low-energy barriers will lead to the ultimate scaling of p-bit systems.

The essence of a p-computer, however, lies in the use of large numbers of compact energy-efficient RNGs in parallel followed by an efficient scheme for the computation of the function f that can keep up with it. Our experience suggests that even when everything is implemented with digital components, the performance (samples/ns) can be orders of magnitude better than CPUs, and comparable to optimized GPU/TPUs. Significant improvement beyond this can be achieved if novel mixed signal and/or asynchronous approaches are incorporated into the computation of f along with a tailoring of f through a choice of algorithms. These approaches should also enable orders of magnitude improvement in energy efficiency by reducing the energy needed to generate correlated random numbers.

A toy example: Figure 48 shows a toy example of a two p-bit network where two p-bits are recurrently connected.

Figure 48: A simple two p-bit network where the conductances,  $G_0$  play the role of f and in a two p-bit network. This model assumes the p-bits have "current" inputs that are obtained from a "voltage" output going through conductances, G<sub>0</sub>. The selection of conductances selects the 00 and 11 states to be emphasized by the network.



time

00

In this network, the role of *f* is played by the conductance between the p-bits that take the output of a p-bit and turn it into a current proportional to the p-bit state. Assuming the outputs take positive and negative voltage values represented by logic 1 and 0 respectively, we observe that the p-bits as a system will

optimization and machine learning tasks.

Probability 01 10 11 00 emphasize agreement (00 and 11 states), much like spins in a ferromagnet that are interacting with a positive exchange interaction. Unlike natural magnets, the interactions can be engineered in p-bit networks to represent much more complicated problems that are mapped to combinatorial

One important consideration in optimizing the calculation of f and parallel RNGs is the *sparsity in* the network architecture. Similar to digital VLSI circuits where fan-in is restricted, limiting the number of neighbors in p-bit networks leads to a high degree of sparsity. This allows distributing and parallelizing the f computation without having to slow down the parallel operation of p-bits<sup>403</sup>. Such sparse and asynchronous networks bear a strong resemblance to the statistical physics of classically interacting particles, where interactions are local, asynchronous (without a global clock), and massively parallel<sup>410</sup>. The design and implementation of future asynchronous p-computers may benefit from these physics-inspired concepts, akin to the ideas explored in the related field of thermodynamic computing<sup>411,412</sup>.

ACCEPTED MANUSCRIPT

AIP Publishing APL Materials This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

Figure 49: Adapted from Ref.<sup>413</sup>. Time is required to converge to an acceptable solution as a function of the size of the problem. The improvement from "GC-C++" to "clocked p-computer" comes from parallelism, while the improvement from "clocked p-computer" to "clockless p-computer" to "clockless p-computer" comes from asynchronous operation using resistor networks to implement the functional computation.



An example: Let us end with a concrete example illustrating the choice of algorithms and architecture that can make use of a large throughput of random numbers. We note, however, that this work is still in its infancy and much remains to be done. Figure 49 shows a figure adapted from a recent paper<sup>413</sup> addressing a quantum problem<sup>414</sup> which is first mapped onto a system of N p-bits using standard methods from the field of quantum Monte Carlo. The problem then becomes a generic one involving the generation of n-bit binary samples with probability  $P \propto exp(-E)$ , E being the energy or cost function associated with each of the 2<sup>n</sup> possibilities.

What makes this problem relatively simple is that the evaluation of the function *E* involves a small number of p-bit pairs and this makes the corresponding function *f* relatively simple, making it easier to keep up with ultrafast RNGs. But this example provides a blueprint for what it takes to design a p-computer that can truly enhance the performance. The first metric is the time rate of random bit generation given by the number of p-bits (*n*) multiplied by their fluctuation rate  $(1/\tau)$ . A million p-bits fluctuating every nanosecond can provide  $n/\tau = 10^{15}$  flips per second far in excess of the state-of-theart which stands at  $\approx 1 - 10 \times 10^{12}$  flips per second (see Table I in <sup>401</sup> and <sup>404-406</sup> for GPU/TPU benchmarks). But to take advantage of the petaflips per second enabled by compact efficient p-bits it is essential to integrate it with efficient schemes for the *f*-computation, by taking advantage of mixed signal and/or clockless operation. Figure 49 is based on a specific problem, but it illustrates a general paradigm that can be extended to other problems as well based on parallelism, pipelining and clockless in Figure 47 could be useful for a wide range of applications including quantum simulation<sup>414</sup>, approximate combinatorial optimization<sup>409</sup>, machine learning and AI.

# New Structures and Materials for Spintronics Computing

Jaesuk Kwon<sup>1,2</sup> and Jean Anne Incorvia<sup>1,2</sup>

<sup>1</sup>Chandra Family Dept. of Electrical and Computer Engineering, The Univ. of Texas at Austin, Austin, TX USA

<sup>2</sup>Microelectronics Research Center, The Univ. of Texas at Austin, Austin, TX USA

jkwon4@utexas.edu incorvia@utexas.edu



Figure 50. (a) Stack structure of perpendicular MTJ with bottom Ta/CoFeB(free)/MgO/CoFeB(pin) layers continued to synthetic antiferromagnet (SAF,  $[Co/Pt]_{\times n}/Ru/[Co/Pt]_{\times n}$ ) layers for top pinning and capping layer with top electrode (TE). (b) Three different shaped DW-MTJ devices: general rectangular shaped MTJ on DW track, notched rectangular MTJ on DW track, and notched trapezoidal shaped DW-MTJ device<sup>101,415</sup>. (c) Kerr microscope shows a circular domain expansion in the MTJ film that is etched up to CoFeB(pinned)/MgO layer by ion-milling technique. The bottom MgO/CoFeB (free) layer shows stripe domains formation that can be utilized to create skyrmion bubbles. (d) Scandium nitride (ScN) is being explored as an alternative tunnel barrier material for the MTJ: here the ScN band structure is plotted with 4.5 eV Hibbard potential added to the 3d orbital of Sc<sup>416</sup>.

#### I. Status of Domain Wall Structures in MTJs

Both MTJ and DW device operation are well explained with spin dynamics and corresponding micromagnetic simulations based on the Landau-Lifshitz-Gilbert (LLG) equation. Spin torques such as spin transfer torque (STT) and spin orbit torque (SOT) are fundamental methods to induce magnetization switching of the ferromagnet (FM) or DW motion by applying current or voltage. For the prototype devices, the performance of magnetic random access memory (MRAM) and racetrack memory (RM) are strongly related to the device structure and magnetic material properties<sup>417,418</sup>.

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

The magnetic tunnel junction (MTJ), as well as MRAM, are quantified by device properties such as the tunnel magneto-resistance (TMR) and resistance area (RA) product, which can be improved by insertion/replacement of layers in the thin film stack structures shown in Fig. 50(a)<sup>419,420</sup>. STT/SOT-MTJ devices that switch their magnetization based on current pulses have been successfully developed to create deterministic resistive bits with rapid resistance switching between parallel (P) and anti-parallel (AP) magnetic energy states corresponding to the magnetization between the MTJ free (FL) and pinned layers (PL)<sup>421</sup>. The MTJ deterministic resistive switching has been widely demonstrated in the applications of non-volatile random access memory, logic devices, and unconventional computing, and has benefits such as energy-efficient sub-nanosecond/nanosecond speed operation, scalability, thermal stability, high endurance, and compatibility with CMOS<sup>422–426</sup>.

Magnetic spin textures such as magnetic domain walls (DWs) and skyrmions can be used to increase the functionality and dynamical response of magnetic spintronics devices. Domain wall (DW) racetrack memory has also been introduced over the past ten years<sup>430</sup>. The DW motion between two domains is classically used to create a bit by deflation and expansion of domains in the ferromagnetic and synthetic antiferromagnetic nanowires<sup>431,432</sup>. The DW motion is well characterized and explained in terms of DWs types relevant to the DW shape and energy due to magnetic material properties<sup>433,434</sup>, such as the magnetic anisotropy energy, exchange coupling, and Dzyaloshinskii Moriya interaction (DMI). For example, a transverse domain wall (TWD) is introduced in in-plane magnetic anisotropy (IMA), and Bloch/Neel DWs in perpendicular magnetic anisotropy (PMA) films and nano-patterned ferromagnetic wires<sup>435-437</sup>. Magnetic skyrmion bubbles in PMA heterostructures have been studied, especially created and controlled by current pulses and ultrafast lasers<sup>438,439</sup>. However, the DW and skyrmion bubbles dynamics are still under investigation, especially in the case of extremely narrow nano-scale dimensions in scaled spintronic devices<sup>440,441</sup>. For example, interfacial DMI can modulate DW formation and the skyrmion Hall effect determines the trajectory of movement of skyrmion bubbles<sup>442,443</sup>. In spite of this room for further understanding, the DW is one of the promising components for spintronic applications for in-memory and neuromorphic computing, because of the controllable dynamics, high speed, and low energy consumption.

#### **II. Challenges and Opportunity for New Materials**

The conventional MTJ operates deterministically, associated with robust magnetization states, 0 and 1, of PMA/IMA nanomagnets and single magnetic domain reversal. On the other hand, p-bit computing utilizes non-deterministic switching such as incomplete switching or random telegraph noise (RTN). Thus, probabilistic computing can leverage non-deterministic MTJ switching. Recently, MTJ cells have been applied to realize random number generators and non-linear output generators for probabilistic computing (e.g., p-bits), with advantages of low energy consumption and sampling rate in the nanosecond scale<sup>399,427</sup>. These new applications of MTJs and MRAM are paving the way toward future electronics in machine learning and neuromorphic computing<sup>428,429</sup>.

The MTJ-based probabilistic computing bit (p-bit) has two essential characteristics: 1) random output generation between 0 and 1, and 2) output distribution that follows a non-linear, sigmoidal curve in response to the input<sup>400,429</sup>. The p-bit computation approach requires a vast number of independent sources or random probability distribution signals for machine learning algorithms<sup>444</sup>. Commercially available and emergent MTJ devices are suitable for the optimization of high-dimensional algorithms of machine learning or sampling problems due to their low-power operation at room temperature and high density of random noise source hardware<sup>101,445</sup>.

Interestingly, the combination of DWs and MTJs (in the DW-MTJ device) provides unique functionalities to apply to neuromorphic and probabilistic computing. Nucleation and control of the

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

DW are fundamental for these applications. While DW motion can be electrically detected via anomalous Hall effect (AHE) measurement, the Hall resistance switching due to DW motion is currently too small<sup>415</sup>, hence a MTJ readout is required. Conventionally, the MTJ free layer consists of a ferromagnetic CoFeB layer with an adjacent heavy metal. Therefore, the free layer of the MTJ can be utilized as the DW nano-track. The pinned reference layer of the MTJ is also commonly comprised of a CoFeB layer with a synthetic antiferromagnet (SAF, Co/Pt multi-layer with spacer) layer as shown in Fig. 50(a). These two CoFeB layers can host different types of DWs and domains in the DW-MTJ, which could eventually both be utilized. For example, Fig 50(b) shows two different patterns of the domains creation in the DW-MTJ stack. The stripe domains in the free layer of the MTJ indicate that it can nucleate or create both DWs and skyrmion bubbles. Fig.50(c) shows DW-MTJs of various shapes, which can be used to tune the device for application-specific functions<sup>446,447</sup>.

The sensitivity of MTJs to the need of 1-2 nm-thin barriers has been a major bottleneck for industrial implementation of MTJ devices. Magnesium oxide (MgO) is a wide bandgap (7.8 eV) insulator that limits its thickness to 1-2 nm for a reasonable resistance-area (RA) value for MTJ devices. MgO is challenging to grow 1-2 nm while being pinhole-free. Besides, required high annealing temperatures result in the degradation of the interface and diffusion from the MgO causing oxidation of the ferromagnetic electrodes<sup>426,448</sup>. Scandium nitride (ScN) is a potential material of choice as a tunnel barrier due to its narrower bandgap (~2-2.9 eV) shown in Fig.50(d), similar rock salt crystal structure of MgO, and the diffusion of nitrogen is not crucial while annealing. Spin dependent tunneling calculations of ScN junctions showed transmission via  $\Delta_1$  and  $\Delta_2'$  symmetry waves and a high MR response competitive to MgO junctions. Therefore, ScN is an exciting new material for MTJ device since it can be used as a thicker tunnel barrier while maintaining a high MR ratio with low RA product in a field where few alternative materials to MgO have been developed<sup>416</sup>.

Additionally, multiple steps of thin film growth, characterization, and device fabrication processes are used to fabricate the DW-MTJ device. While it can currently be patterned in the few tens of nanometer scale, improved nanofabrication processing is needed for selective etching in the Angstrom scale while preventing damage to the nanometer thick FL DW track. Improvements in the passivation layer are also needed to prevent of leakage current through MTJ the sidewalls.

Various emerging spintronics devices are being developed for next-generation non-volatile storage, logic, in-memory computing, and neuromorphic computing. The combinations of magnetic nanomaterials and their novel properties, such as spin dynamics in ferromagnetic and antiferromagnetic layers, are encouraging<sup>449</sup>. Specially, MTJs and DW-MTJs can provide robust huge random sampling in nano/micro-seconds timescale, useful for applications in security and probabilistic computing.

#### III. Processing and Metrology

Process and integration challenges for low power electronics By Inge Asselberghs, Florin Ciubotaru, Sebastien Couet, Christoph Adelmann

Imec, Kapeldreef 75, 3001 Leuven, Belgium

#### Abstract

The quest for novel functional materials is combined with innovative deposition and patterning approaches to pave the way for industry adoption of disruptive low power electronic devices and circuits. Apart from demonstrating device operation and performance, the fabrication of demonstrator devices is essential to explore the viability of integration processes in an industry relevant environment. Metrology and patterning solutions become an essential part in the characterization and monitoring of process impact. Scalability is defined by the maturity level reached for material deposition up to access to advanced fab integration flows. By addressing four different case studies, different technology challenges are reviewed and highlight significant steps forward, and open challenges to be handled moving away from lab-scale research to fab-scale manufacturing.

#### 1. Introduction

For many decades, progress in the semiconductor industry has been achieved by miniaturization of semiconductor devices. However, for over two decades, the lithography driven miniaturization has been complemented by the introduction of novel device architectures in parallel with novel materials and processes. Examples of novel materials and processes are high-k dielectrics and metal gates<sup>450</sup> or Cu damascene interconnects<sup>451</sup>. It can be anticipated that this will only accelerate in the future, requiring further advancements in process innovation not only for material growth, but also for etching, planarization, and cleaning techniques. Disruptive concepts such as ultralow power devices and circuits strongly rely on novel functional materials and require, as a consequence, also novel processes for deposition or patterning. In some cases, the required materials and processes can also be considered as disruptive since they strongly deviate from current CMOS manufacturing, leading to considerable challenges for process integration and development. Attempts to use Ge and III-V compound semiconductors in CMOS logic circuits<sup>452</sup> were hindered by the lack of suitable gate dielectrics and contacts and processes to obtain them, despite the widespread use of III-V materials in optoelectronics.

A major challenge for advanced semiconductor devices is the increasing complexity of the novel functional materials. Below, we present some examples for different future technology options, including, *e.g.*, complex oxides, 2D semiconductors, or topological insulators. Complexities of these compound materials include not only the natural control of the stoichiometry but also the crystalline phase, order (or disorder). Moreover, properties of these materials can be anisotropic, so the orientation of single crystal or the texture of polycrystalline films need to be considered. Also, functional films become increasingly thin in scaled devices, leading to an overall device behavior determined by interfaces rather than the thin film properties themselves. These aspects are often interdependent, can reduce process windows, and greatly increase complexities for process development and integration.

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

ACCEPTED MANUSCRIPT

AIP Publishing APL Materials This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

They can be frequently considered to be roadblocks for the adoption of disruptive technologies in commercial applications.

Besides process integration and development, important challenges exist also for materials characterization and process metrology. The characterization of order and disorder in ultrathin films of compound materials with high accuracy remains an open issue. In many cases, the sensitivity of established techniques, for example to detect misoriented crystalline grains in cases where film texture is critical, needs to be improved to assess defectivity. Hence, characterization and metrology research and development need to go hand in hand with process development to successfully bring advanced ultralow power logic technologies from lab-scale research into fab-scale manufacturing. Below, we introduce materials and process challenges for four specific examples with increasing degree of disruptiveness, as depicted in Fig. 51. Representative transmission electron micrographs of sample devices are shown in Fig. 52. The described process challenges are meant both to emphasizes the known or expected key process challenges of the given device concepts while also serving as a broad reflection on challenges associated with introducing new materials or designs into advanced flows. These considerations are often not thoroughly addressed at the fundamental concept level.

#### 2. Spin-torque majority gate

At a low entry point are spin-based approaches taking a direct benefit from achievements in MRAM technology. The implementation of dedicated developments provides for the non-conventional device geometry and high requirements regarding process and interface control. Significantly different is the device architecture for logic applications compared to their use in memory technologies. Single magnetic tunnel junctions (MTJ) are used in MRAM for memory units. Spin Torque Majority Gates (STMG) rely on the tunnel magneto resistance (TMR) for readout and Spin Transfer Torque (STT) for writing, like STT-MRAM. Fast domain wall (DW) motion is crucial for information transport between the different MTJ pillars. In the work of Raymenants *et al*<sup>453</sup>. the integration viability has been demonstrated by careful selection of the functional materials allowing for optimal performance and their resilience towards etch conditions employed in the pillar patterning.

A very strong requirement of the STMG device concept as shown in Figure 51(1) is to enable a nmprecise etch stopping on the MgO barrier, which leads to ultra-narrow process margins when considering non-element selective ion beam etch techniques (standard method for MRAM). In absence of such a process, the alternative was to design a free layer that would be more robust against potential etch damage. The common MRAM MTJs composed of CoFeB/MgO-based free layer (FL) are replaced using the hybrid free layer concepts to enable the integration of high DW velocity materials like Pt/Co/Ru/Co forming the synthetic antiferromagnetic (SAF), as shown in Fig. 51(2). The thicker magnetic conduit enables the first magnetic layer (CoFeB) to become sacrificial. Access to state-ofthe-art physical vapor deposition (PVD) tools, allows for excellent process control to ensure deposition control to the Angstrom level. Additionally, the composition of the stack is tuned to preserve the magnetic conduit from deterioration induced by the ion beam etch (IBE) process. This is combined with the optimization of the IBE conditions itself, allowing soft landing on the free layer and preserving the integrity of the pillar side wall. Moreover, applicability at scaled dimensions and complex device architectures (*e.g.*, cross bar geometry) is demonstrated. These findings pave the way towards
scalability of other majority gates concepts like spin-wave majority gates<sup>454</sup> (SWMG) and magnetoelectric–spin-orbit majority Gates<sup>11,250</sup> (MESO).

Many process steps and methods have been developed starting from MRAM technology. However, selective chemical etching of key junction materials (CoFeB, MgO, ...) would be needed to improve process windows and overall interface quality. The no-selectivity of Ion beam etching implies in fact a very narrow, close to impossible (sub-nm) process window. While developing element selective etches for all the elements present in the MRAM stack may not be practically feasible, finding a chemical etch method enabling selective removal of CoFe while preserving CoFeB will be at least needed to enable a workable process window for manufacturing. Metrologies enabling a good diagnostic of nanoscale magnetic domain wall track still need to evolve from R&D lab-based research to fab operation.

### 3. Magnetoelectric logic

The domain wall based logic approaches described in the previous section employ spin transfer torque magnetic tunnel junctions (MTJs) as transducers for information writing and reading in the magnetic domain. Technology benchmarking has found that the energy dissipated in MTJ derived transducers significantly contributes to the energy dissipation of the entire circuit<sup>455</sup>. To achieve ultralow power operation, the transducer efficiency must be reduced. For this purpose, magnetoelectric transducers have been proposed that operate based on voltages (rather than currents), as discussed in detail above, both as the input stage in MESO logic gates<sup>6</sup> as well as transducers spin waves majority logic<sup>80</sup>.

Two magnetoelectric approaches have been pursued in the recent past, based on multiferroics<sup>250,456</sup> as well as on magnetoelectric compounds consisting of piezoelectric and magnetostrictive components<sup>457,458</sup>. Although other materials have been examined in the past, the most promising multiferroic and piezoelectric materials are complex oxides, typically perovskites. Examples are the multiferroic BiFeO<sub>3</sub> or piezoelectric solid solutions of Ba(Zr<sub>0.2</sub>T<sub>i0.8</sub>)O<sub>3</sub> and (Ba<sub>0.7</sub>Ca<sub>0.3</sub>)TiO<sub>3</sub> (BCZT). The material choice for piezoelectrics is complicated by the issue that oxides with large piezoelectric response often contain Pb (*e.g.*, Pb[Zr<sub>x</sub>Ti<sub>1-x</sub>]O<sub>3</sub>, PZT, or Pb(Mg<sub>1/3</sub>Nb<sub>2/3</sub>)O<sub>3</sub>-PbTiO<sub>3</sub> solid solutions, PMNPT), which needs to be avoided in consumer products due to environmental and toxicity reasons<sup>459,460</sup>. By contrast, many magnetostrictive metals are based on lanthanoid and transition metals (*e.g.*, Galfenol, Fe<sub>0.8</sub>Ga<sub>0.2</sub>, or Terfenol-D, (Dy,Tb)Fe<sub>2</sub>)<sup>461</sup>, although also complex oxide ferrites (*e.g.*, CoFe<sub>2</sub>O<sub>3</sub>) have been studied<sup>462</sup>.

Thin films of (multiferroic) complex oxides have been typically deposited by pulsed laser deposition (PLD)<sup>87,463</sup> on a lab scale due to excellent stoichiometric control. While PLD is being introduced in MEMS manufacturing<sup>464</sup>, integration into a logic circuit processing flow still requires many obstacles to be overcome. A key challenge may also be the required deposition temperatures for high quality complex oxide thin films, which typically exceed the thermal budget of back-end of line processing (typically 420°C). Hence, coprocessing with conventional charge based circuits, which are needed for interfacing with the electronic system<sup>80</sup>, needs to be carefully considered. The control of the oxygen content is a key requirement since it typically strongly affects leakage currents and limits thickness scalability of complex oxide films<sup>87</sup>.

The integration of functional complex oxide films in logic circuits thus necessitates establishing manufacturable deposition techniques with excellent cation stoichiometry, oxygen content, and phase control characteristics at low temperatures. In addition, etching or cleaning processes are not yet well established for such materials. Hence, significant process challenges remain to integrate complex

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

AIP Publishing APL Materials This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774 oxides as functional materials in scaled logic or memory devices and circuits. By contrast, the deposition and the patterning of magnetostrictive metals is compatible with established MRAM manufacturing processes. In addition to unit step processes, the thin film characterization and metrology of order, polarization, and magnetoelectric coupling at the nanoscale and at high frequencies should be considered as an open challenge.

We finally remark that for devices based on magnetoelectric compounds that used mechanical degrees of freedom to couple electric fields to magnetization (dynamics), the mechanical design of the devices is also today only in its infancy. To optimize the stress and strain transfer from piezoelectric to magnetostrictive components (and *vice versa*), the mechanical properties of surrounding layers (*e.g.*, insulating dielectrics or metal electrodes) become critical<sup>465</sup>. Therefore, it can be envisaged that novel dielectrics or metals with tailored mechanical properties (*e.g.*, Young's modulus) need to be researched to avoid (or sometimes introduce) mechanical clamping in the structure, which can lead to a strong reduction of the magnetoelectric coupling. While well-established materials may often be acceptable (SiN<sub>x</sub>, SiCOH low-k dielectrics, ...), this topic may require more attention in the future to achieve manufacturable magnetoelectric devices. Here, insights from MEMS/NEMS design and processing may become useful.

## 4. Transistors based on 2D semiconductors

Even more disruptive is the implementation of van der Waals materials into emerging technologies. Conveniently, these layered materials can be fabricated to cover a broad range of properties, ranging from metallic, semi-metallic, semi-conductor, insulator, and dielectric, depending on the elemental composition. Their intrinsically atomically thin nature allows them to be easily integrated at various locations in the device, like active components, functionality boosters or simply as thin liners or barriers<sup>466,467</sup>. Graphene and hexagonal boron nitride (hBN) are well known examples of materials that require CVD-like processes deposited on metal surfaces or templates. Commercially available materials are typically grown on Cu or Ni foils and transferred via wet chemical methods making them accessible for back end of Line (BEOL) integration flows. Surface roughness and layer control, both for inter layer rotation and uniformity over the number of deposited layers, are key parameters directly impacting performance<sup>468,469</sup>, and impact variability<sup>470,471</sup>. Transition metal dichalcogenides (MX<sub>2</sub>) consisting of a transition metal (M = Mo, W, Pt, ...) and chalcogenide atoms (X = S, Se, Te), are enriching the family of materials of choice. Focusing on semiconducting materials<sup>472</sup>, these high mobility channels have the potential to continue scaling in a beyond Si era<sup>473</sup> or find a niche application in BEOL transistors.

MoS<sub>2</sub> is the material with the best understanding of the role of nucleation density, growth kinetics, and second island growth, on crystallinity, grain boundaries effects and defectivity level. Most applied techniques are chemical vapor deposition (CVD) or chemical vapor transport (CVT). While CVD is a well-established deposition method used in CMOS fabs, CVT is a novelty in industry relevant environments<sup>474</sup>. Today's best performing MoS<sub>2</sub> layers<sup>475</sup> are obtained epitaxially on sapphire<sup>476–478</sup> or directly deposited on amorphous substrates<sup>479</sup>. <sup>480,481</sup>In case of templated growth, an elevated growth temperature budget (700-1000°C) is allowed, with a layer transfer step to a target wafer enabled<sup>480,481</sup>. Attention towards thermal budget and chemistry selection is essential in direct deposition methods. While CVT methods are typically yielding better performance devices in the lab, these methods suffer today from the use of Na<sup>+</sup>-containing precursor salts, hindering the compatibility for integration in CMOS fabs.

The intrinsic passivated surface of 2D materials, having no dangling bonds, forces creative solutions for gate stack scaling. Typically, the implementation of interlayers allowing a smooth transition from a 2D surface to a 3D environment is used. Here, choices are made between a 2D interfacial layer like hBN or AlN<sup>482</sup>, reducing the lattice mismatch; or simply use self-oxidized evaporated Si or metallic seed layers. Most engineering friendly toward high mobility channel devices, is the use of convention ALD methods<sup>483</sup> relying on physisorption of the precursor species to form the interlayer. Similarly, the best contact metals demonstrated in lab devices are Bi<sup>394</sup>, Y<sup>484</sup>, or Sb<sup>485</sup> deposited by evaporation or MBE techniques to force an epitaxial relation; typically, these are non-fab friendly approaches. Expecting a wraparound contact geometry is required to allow sufficiently high drive current, smart engineering solutions are to be developed for selective etch processes combined with ALD-like metal deposition approaches<sup>486</sup>. Importantly, defectivity healing, doping and functionalization methods are essential topics for further research exploration.

The major challenge for thin channel devices is adhesion and interface control. Minor variations in stress and strain, induced by topography or local anomalies (*e.g.*, stress in encapsulation layers, friction forces from the contacts) cause an immediate drop of the channel mobility. A well-designed process and material selection procedure for key integration processes like etch selectivity, surface cleaning, dedicated low mechanical force CMP techniques combined with smart integration choices will alleviate (some of the) current constraints.

## 5. Topological insulators for spin-orbit-torque-based magnetic devices

SOT-MRAM memory devices are currently explored at both academic and industrial level, primarily as a potential embedded SRAM-cache replacement. This 3-terminal device concept switches the magnetization of a magnetic free layer by passing a current through an adjacent metal line. The efficiency of this switching is directly linked to the efficiency of generating spin current at the metal surface for a given charge current through the line. Conventional materials used for the SOT track rely on high spin-orbit coupling materials such as Ta, W and Pt. However, the switching current achieved by these conventional materials remains relatively high and limits power gains and bit cell scaling potential of this technology. A much more efficient switching has been advertised using topological insulator (TI) material<sup>487</sup>. This is presumed to be linked to the predominantly surface conductivity of the TIs complemented by a spin-locking mechanism leading to opposite and complete electron spin polarization at the bottom and top interface of the film. However, this suggests the effect should occur mainly in single crystalline/epitaxial form of thin films, strongly complexifying its integration in a BEOL flow. Despite this, relatively high spin hall angles, a measure of the switching efficiency, have been observed in sputter deposited Bi<sub>2</sub>Se<sub>3</sub> films<sup>224</sup>. Path to integration into a real SOT-MRAM flow remains difficult. While BEOL processing implies thermal budgets as high as 400°C, BiSb has a melting temperature of less than 300°C. Bi<sub>2</sub>Se<sub>3</sub>, one of the other main TI candidates seem to be unstable against 400°C thermal anneals. As shown in panel 7 Fig. 52, strong Bi and Se segregation is visible in the TEM cross section. Hence, further material research in thin topological insulator film growth is still very much needed.

Further down the line, one can anticipate that specific etching or passivation methods may be required. A standard SOT-MRAM flow includes the ion beam etching (MTJ) of the magnetic tunnel junction (MTJ) stopping precisely on the SOT track. While going away from IBE for the MTJ etch seems not to be possible for the foreseeable future, the increased sensitivity of the TI surface to damage can be expected and may require specific etch and passivation development.

#### 6. Conclusions

When reviewing the potential of disruptive technologies, it is relevant to push the evaluation of complex functional materials beyond the classical materials screening in lab-research environments. A comprehensive understanding and the precise control of interfaces, as well as of the material composition and structure are crucial for achieving reliable device operation and performances. Therefore, process integration techniques play an important role in the fabrication process of relevant demonstrator devices, paving the way towards process scalability in industry relevant environments. **Acknowledgements** 

The authors acknowledge the support the IMEC IIAP core CMOS programs, funding from the European Union's Graphene Flagship grant agreement No 952792 (project 2D-EPL) and European Union's Horizon research and innovation program under grant agreement No. 101075725, project SPIDER.

AIP Publishing APL Materials This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

## **Figures:**



**Figure 51.** Overview of the materials, integration process maturity with matching schematic of representative devices: (1) Spin-transfer torque majority gate (STMG) (2) Schematic of a Domain-wall-based devices (from Ref. <sup>453</sup>, see also Ref. <sup>488</sup>), (3) Magnetoelectric spin wave majority gate (from Ref. <sup>80</sup>), (4) Magnetoelectric spin—orbit element (from Ref. <sup>11</sup>), (5) Stacked MX<sub>2</sub> device-based inverter with four MX<sub>2</sub> layers (from Ref. <sup>473</sup>), (6) Field-free switching Magnetic Tunnel Junction with hybrid SOT track (from Ref. <sup>489</sup>), (7) Spin Hall magnetoresistance in TI/FM bilayer (from Ref. <sup>490</sup>).



**Figure 52.** Transmission electron micrographs of different types of devices: (1) Three MTJs sharing the same magnetic free layer (from Ref.<sup>453</sup>); (2) SEM images of the fabricated GMR – Magnetoelectric device (top), Cross-sectional HR-TEM and EDX elemental of the ME stack (from Ref.<sup>227</sup>); (3) Multi pillar magnetic tunnel junctions sharing an SOT track (from Ref.<sup>489</sup>); (4) Integrated WS<sub>2</sub> single sheet transistor integrated in a 300 mm fab (from Ref.<sup>483</sup>), inset: HAADF of a full back gate device with SiO<sub>2</sub> cap; (5) 3-tier monolayer MoS<sub>2</sub> fin structure (from Ref.<sup>491</sup>); (6) A two-layer transition metal dichalcogenides stacked nanoribbon structure(from Ref.<sup>492</sup>); (7) PVD sputtered Bi<sub>2</sub>Se<sub>3</sub> film prior (left) and after a 400°C anneal (right) (IMEC data, unpublished).

**APL** Materials AIP Publishing

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

Applied Materials, Santa Clara, California, 95054

# yi\_zheng@amat.com

Decades of transistor scaling on power and performance has prompted tremendous investment and R&D efforts that result in unprecedented advancement in precision materials engineering and unprecedented productivity that are enabled by the development of dedicated semiconductor manufacturing technology and equipment. Forecasted to grow to \$100B by 2030, the industry has developed and refined specialized processing equipment for more than five hundred individual process steps typical for advanced technology node. Considering the emerging low power electronics technology, key technical challenges and recent advancements in processing and equipment are summarized.

Low power devices, such as Magnetic Tunnel Junction (MTJ) based devices are expected to adopt 300mm platform to leverage the advanced processing and metrology technologies developed for cutting CMOS, DRAM and NAND nodes.

# **CHALLENGES of FABRICATION**

Fabrication of magnetic tunnel junction (MTJ) based devices poses challenges ranging from material complexity of the structure to process integration considerations. Indeed, state-of-the-art MTJ stacks involve dozens of atomically thin layers, with sharp interfaces and well-controlled crystal structures which are different in various part of the stack. Furthermore, this intricate multilayered material must be patterned into 30 to 80 nm pillars and withstand up to 400 °C during subsequent BEOL processes. Interface engineering will be crucial to successfully combining these materials by achieving a satisfactory balance between surface roughness and good magnetic properties<sup>493</sup>.

Deposition and etching processes will have to achieve virtually atomic scale process control to ensure extreme uniformity and negligible surface roughness. For example, tunneling barrier uniformity is crucial for high tunnel magneto-resistance (MR) and depends primarily on the roughness of the bottom electrode<sup>494</sup>.

Given the extreme thinness of the layers, etching must employ ultra-clean processes to avoid redeposition of by-products or residue as this could lead to shorting. Cell profile control must be extremely exact to achieve consistency across large arrays. Several characteristics of the magnetic films in the stack pose further challenges. They are thin and susceptible to corrosion; hence effective passivation is of great importance to protect them from penetration or diffusion of such process chemicals as oxygen, chlorine, and bromine, which can alter the structure and properties of the films to reduce the MR effect. The magnetic moments of magnetic films depend strongly on the domains (grains) and grain boundaries of these materials that affect programing current. In addition, magnetic coupling between the fixed layer and the free layer through the tunneling oxide is greatly reduced by the grain boundaries. Signal-to-noise ratio also degrades as grain boundary increases or the number of grains within a MTJ cell varies significantly when MTJ cell size scales

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

down. Thus noise levels or signal inconsistency across the array increases as these variations becoming relatively larger.

From the integration standpoint, MTJ processes (typically <350°C) are compatible with CMOS back-end-of-line (BEOL) thermal budgets<sup>495</sup>. However, a holistic approach should be adopted, taking into account the total thermal budget including post-MTJ processing, to protect against adverse effects. For example, thermal fluctuation of magnetization can be caused by subsequent high-temperature processing; exposing the wafer to physical stresses can also induce altered magnetic properties as a result of changes in grain boundaries and interface properties. Additional challenges arise in large array operation. Besides increasing power consumption, large arrays drawing high current density exacerbate electrical stress and reduces transistor lifetime. Another consideration will be provision of magnetic shielding during assembly and testing to protect premagnetized cells from external magnetic fields.

# **RECENT ADVANCEMENT IN FABRICATION EQUIPMENT**

Fortunately, recent advances in unit and integration processes, as well as ongoing development work, address many of the challenges cited above. Ultra-thin deposition of ultra-pure metals as well as metal oxides, metal nit rides, binary alloys, and magnetic materials has been made possible in volume production by RF sputtering, an adaptation of conventional DC physical vapor deposition (PVD) that enables virtually damage-free processing. RFPVD employs lower power levels than conventional DCPVD, which reduces the risk of plasma damage while enabling exacting control of thickness, stoichiometry, and deposition rate (on the order of 0.1-2Å/sec) for layers less than 10A thick. Low-temperature deposition also offers the advantage of producing smoother surface morphology. Rotating the wafer during deposition can improve within-wafer uniformity to the required 0.5 percent range. Surface roughness can be further reduced by rotating the wafer while exposing it to a mild argon sputter. With its ability to create highly uniform and conformal films with atomic level control, atomic layer deposition (ALD) has become an important thin films deposition process. This method uses pulses of gas to deposit material one atomic layer at a time. ALD can be enhanced with the application of plasma energy that promotes attraction of the required species to the wafer surface and accelerates the react ion (deposition cycle) while also improving film uniformity and quality. In STT-MRAM, plasma-enhanced ALD (PE-ALD) offers a good low-temperature approach for depositing thin spacer and passivation layers without adverse reactions to underlying metals<sup>496</sup>. In-situ annealing of the ALD film to achieve proper crystalline structure complements the uniformity of the deposition process in achieving the uniformity requirement for thin (<1nm) films in the MTJ cell stack.

The Endura® Clover® MRAM PVD system is the first production-worthy equipment for highvolume manufacturing of MTJ devices. The Clover system accommodates production of the entire MTJ stack, which can consist of more than 30 layers—most of which are just a few Angstroms thick—without a break in vacuum. The vacuum environment preserves the quality of the films (which inevitably degrade to some degree if removed from a system during processing), creating high-quality interfaces between layers, reducing the risk of defects, and enhancing the accuracy of the metrology that verifies deposition thickness precision and uniformity—essential for ultimate device performance.

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset.

AIP Publishing APL Materials This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

only one target material at a time to plasma bombardment which allows controlling thickness and uniformity of ultra-thin films. This creates optimal interfaces between the layers, essential for device reliability. The performance-critical tunnel barrier layer of magnesium oxide (MgO) tunnel barrier is deposited in a separate chamber equipped with specialized hardware that permits onestep deposition of the compound that allows good barrier integrity, stoichiometry, and particle control. This improves film integrity and uniformity, minimizes defectivity, and improves the memory read signal by increasing tunnel magnetoresistance (TMR). Subsequent annealing and cryogenic cooling further strengthen the film, fortify the TMR, lower the resistance to facilitate low power consumption, and create high thermal stability for better data retention. The MTJ device can be tailored to emphasize data retention, low power and/or write speed, depending on the application. To deposit MTJ film with low resistance-area (RA) product, a cooptimization of MgO barrier/MgO cap thickness and additional buffers underneath is necessary to reduce effective barrier thickness while keeping good TMR. As features become more densely packed, the gaps between electrical components become narrower, aspect ratios greater, and re-entrant profiles more common. This continuous challenge for scaling dielectric gap fill from each node to the next has driven innovation in chemical vapor deposition (CVD) to produce a fluid-like, profile-insensitive film that can be deposited at low temperatures, consistent with reduced thermal budgets at advanced nodes. Beyond achieving complete gap fill, dielectric films must satisfy additional requirements to be integrated into a device. They must have a high breakdown voltage to ensure electrical robustness. They must also possess good film density to ensure stability after chemical mechanical planarization (CMP), reactive ion etch, and wet cleans. The new flowable CVD film is comparable in these respects to high-quality, industry-standard high-density plasma CVD silicon dioxide<sup>497</sup>.

High-temperature etching (150-250 °C), developed and proven for high-k/metal gate applications<sup>498</sup>, is also being applied to such materials as magnesium oxide, ruthenium, cobaltiron-boron, palladium, and platinum, manganese used in MTJ structures. Non-halide-based chemistries generally used in high-temperature etching do not adversely affect magnetic films and the tunneling dielectric as do the chlorine and fluorine chemistries typical of lower-temperature etch regimes. These high-temperature chemistries combined with precise plasma energy control throughout the entire stack etching sequence can create a smooth-walled and residue-free MTJ cell. Plasma pulsing is also being studied as a means of further optimizing this performance<sup>499</sup>.

The heart of the Endura Clover system is a chamber capable of depositing up to five different materials with outstanding uniformity. Several of these materials have not previously been used in CMOS technology. To ensure that each film is pristine, a rotating shield above the wafer exposes

Low-temperature annealing processes are also required. Minimizing the thermal budget while sustaining minimum reaction temperatures for quality interfaces and proper material crystalline structures, in particular, necessitates low-temperature (<400°C) processes with fast and accurate control. Rapid thermal processing technology now accommodates processes at temperatures as low as  $150^{\circ}$ C, with transmission pyrometry enabling closed-loop monitoring of wafer temperatures as low as  $75^{\circ}$ C and multi-point measurement capability helping to improve die-to-die and wafer-to-wafer repeatability<sup>500</sup>.

CMP is becoming a more frequent and challenging process in advanced integrations, such as FinFETs and MTJ devices. As features become smaller and more fragile, preservation of device topography through precision planarization end-pointing is crucial to successful device performance. Addressing this requirement. in-situ, high-resolution sensors now enable closed-loop, real-time thickness control during planarization by means of incremental changes to polishing conditions in multiple zones of the polishing head<sup>501</sup>.

Depositing the MTJ film stack and creating the cell structure in a cluster platform can bring significant benefits. Integrating on one platform the entire stack with a pre-treatment process greatly reduces interface roughness between successive depositions. In addition, process monitoring, such as optical spectroscopy and wafer surface particle inspection, can be integrated into the system to enhance manufacturing quality. As for cell formation, similar clustering could combine low-temperature spacer/passivation PE-ALD with high-temperature etching. Multiple etch technologies, as described above, can be integrated onto the same platform for etching complicated stacks with accurate end point control to achieve high productivity.

# CONCLUSION

CMOS, DRAM and Flash are facing serious limitations beyond the 2nm technology node, prompting the need for new devices, such as MTJ or spin-based low power electronics. While the material complexity and 3D architecture of this new structure pose challenges, many recent advances in deposition, etch, and related integration processes enable device manufacturers bring this technology to mass production on cluster-chamber platforms.

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

## Aaron Lindenberg<sup>1,2,3</sup>

 Stanford Institute for Materials and Energy Sciences, SLAC National Laboratory, Menlo Park, CA, USA2. Department of Materials Science and Engineering, Stanford University, Stanford, CA, USA
 Stanford PULSE Institute, SLAC National Accelerator Laboratory, Menlo Park, CA 94025, USA aaronl@stanford.edu

daronie staniord.edu

In the quest to develop next generation low power electronics, there exists often a fundamental correlation between devices which operate at low powers and devices which operate at high speeds. For example, the functionality, bandwidth, and power efficiency of phase-change memory (PCM) or ferroelectric devices for information storage technologies depend upon the energy barriers that separate different structural phases/atomic cell arrangements. These can be simply encoded in the latent heat of the transition in the case of a PCM device but can also involve more complex electronic contributions<sup>502</sup>. Quasi-isostructural phases associated with small atomic motions and low energy barriers / switching costs then lead to improvements in energy efficiency and are correspondingly faster in their evolution. Under equilibrium conditions, such speed improvements can be estimated by an effective Arrhenius factor or inverse reaction rate  $\tau_{switch} \approx 1/\nu e^{\frac{\Delta G^*}{k_B T}}$  where  $\Delta G^*$  is the free energy barrier and  $\nu$  is an effective attempt frequency<sup>503,504</sup>. In this model the effective time-scale is determined by thermal equilibrium fluctuations. In contrast, the switching times and energy costs can

barrier and  $\nu$  is an effective attempt frequency <sup>50,504</sup>. In this model the effective time-scale is determined by thermal, equilibrium fluctuations. In contrast, the switching times and energy costs can be engineered to take advantage of non-equilibrium drives which control the pathway for the transition or even reshape the potential barrier itself<sup>190,505–509</sup>. To enable such approaches, operando characterization techniques which can resolve the non-equilibrium transition states during the switching process are required.

Two examples of these concepts are shown in Fig. 53. First, we consider the prototypical insulatormetal switching process in VO<sub>2</sub> under pulsed electrical biases. These changes in the electrical properties are correlated with significant structural changes involving a monoclinic-to-rutile transition. Therefore an understanding of the dynamics and energy costs associated with this switching process require correlated dynamic probes of electrical transport and atomic-scale structure. Fig. 53a,b shows one such experimental effort in which femtosecond electron scattering sensitive to the changes in the structural properties are measured within an operating device enabling correlated probes of transport under pulsed electric field biases<sup>507</sup>. While there are many prior examples of photoinduced insulatorto-metal phase transitions in  $VO_2$  and other complex oxides, the dynamics of electric-field-driven phase transitions remain much less understood. Fig.53a shows the experimental setup used for this work in which two-terminal devices were fabricated using 60-nm-thick polycrystalline VO<sub>2</sub> films deposited on 50-nm- thick free-standing silicon nitride membranes to enable a transmission-mode pump-probe electron diffraction measurement. The device was pumped stroboscopically by a 180 Hz train of voltage pulses and the time-dependent resistance across the device was simultaneously measured. Fig. 53b shows results correlating the dynamic drop in resistance, which occurs after some voltage dependent incubation time, with changes in several diffraction peaks sensitive to the unit cell structure. By analyzing crystallographically the relative changes in the measured diffraction peaks and building on prior photo-induced studies<sup>510</sup> it is concluded that the transition is not characterized solely by the formation of the rutile phase at short times but rather requires an intermediate pathway through a monoclinic metallic phase with similar atomic-scale structure but dramatically modified electronic properties. This work thus defines new possibilities for low energy switching, taking advantage of electric-field-induced metastable phases within solid-state devices. Similar possibilities have been

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

discussed in the context of prototypical phase-change materials in the context of threshold switching<sup>511</sup>. Given the unique ways in which both applied electrical biases and light can be used to modulate the structural properties of this material, future efforts could usefully explore the combination of pulsed electrical and optical fields to dynamically tune these structures and transiently reconfigure the logical state of an associated device depending on the time-delay between optical and electrical bias pulses.



Fig. 53. a) Experimental setup for correlated dynamic structural and transport measurements of the voltage-driven insulator-metal switching process in VO<sub>2</sub>. b) Measured changes in resistance (right axis) correlated to changes in intensity of several Bragg peaks for different applied voltages indicative of induction of metastable monoclinic metallic phase. Figure adapted from Sood et al., Science **373**, 352 (2021)<sup>507</sup>. c) Theoretical energy barrier separating equilibrium topological Td phase of the layered 2D material WTe<sub>2</sub> from centrosymmetric metastable phase accessed through interlayer shear motion. Inset shows associated atomic motion along b-axis of orthorhombic structure. d) Reconstructed interlayer shear motion under weak and strong field THz pulse excitation indicative of transient ultrafast switch to a centrosymmetric, topologically-distinct phase.

A second example demonstrating the power of coupling ultrafast characterization approaches towards the development of new types of low power and high speed non-volatile switches is shown in Fig. 53c,d. In this work<sup>507</sup>, THz-frequency light pulses are used to induce a topological switch to a metastable phase in the Weyl semimetal  $WTe_2^{507}$ .  $WTe_2$  is a layered quasi-two-dimensional semimetal which has an equilibrium orthorhombic (Td) non-centrosymmetric unit cell with corresponding topological and ferroelectric properties. An interlayer sliding motion along the b-axis of the orthorhombic unit cell takes the structure towards a centrosymmetric 1T' phase. Continuation of this interlayer shear motion eventually forms an equivalent Td structure with inverted out-of-plane ferroelectric polarization<sup>512</sup>. The theoretical energy barriers for this transition correspond to energies of order 1 meV/unit cell<sup>513</sup> and corresponds to a soft phonon mode with frequency  $\sim 0.2$  THz. Here the low energy barriers for this transition are associated with the weak van der Waals bonding of this 2D structure. In this work, the THz field induces a field-driven reversible transition on time-scales corresponding to this phonon period as shown in Fig. 53d, corresponding to transiently switching into a topologically-distinct, non-polar phase on picosecond time-scales mediated by high frequency interlayer strain. We note that this transition can also be driven by pulsed quasi-DC fields<sup>512</sup> and novel possibilities for device-scale switching similar to the  $VO_2$  case discussed above could be usefully applied here, for modulating the coupled ferroelectric and topological properties of this material and other related 2d ferroelectrics<sup>358</sup>.

The above examples represent two cases among many where ultrafast approaches sensitive to atomicscale motion can enable new types of high speed, low power electronic switches. Important directions

ACCEPTED MANUSCRIPT

AIP Publishing APL Materials This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774 for the future in the context of low power electronics should explore ways of doing more quantitative ultrafast calorimetry of these dynamic switches. The non-equilibrium phase transitions that often underlie these processes require efforts to go beyond the types of crystallographic approaches described above to track the intrinsic heterogeneity of these transitions and the role of fluctuations and disorder. For example, x-ray/electron diffuse scattering approaches<sup>514,515</sup> and various forms of coherent scattering techniques like x-ray photon correlation spectroscopy<sup>516</sup> enable access to the dynamic structure without providing an effective ensemble-averaged result. These approaches can extend the ultrafast calorimetric approaches described above to track entropy growth and production during materials switching events<sup>517,518</sup>, dissipation losses, and the coupling to external environments while also providing sensitivity to dynamic heterogeneous processes at domain walls<sup>519</sup> and other defect states.

# Synchrotron-Radiation Characterization of Low-Power Electronic Materials and Devices *Paul Evans*

Department of Materials Science and Engineering, University of Wisconsin-Madison, Madison, WI, 53706, USA

pgevans@wisc.edu

## A. Status and impact to date

The development of low-power electronics poses characterization challenges that can be addressed in part by applying synchrotron radiation techniques. The challenge arises because low-power devices increasingly involve three-dimensional structures, subtle chemical and structural variations at the nanometer to submicron length scale, and time-dependent dynamics of structural and chemical properties. There have been rapid advances in synchrotron-based techniques, including in the use of tightly focused x-ray nanobeams, x-ray coherent diffraction techniques, and *in situ* experiments<sup>520</sup>.

The challenge associated with the three-dimensional structure of devices has become particularly clear in the development of CMOS semiconductor devices based on FinFETs and similar architectures. Synchrotron-based nanobeam diffraction experiments with Si/SiGe nanosheets for gate-all-around devices have revealed the mechanisms of strain relaxation in these devices. These mechanisms are lateral deformation due to the lattice mismatch between Si and Ge and an out-of-plane distortion along the layering direction<sup>521</sup>. Nanobeam diffraction techniques have revealed the distortion resulting from the formation of complex electrode structures in SiGe and GaAs-based qubits. The nanoscale variation of the stress due to the electrodes results in a distortion that propagates to the depth of the two-dimensional electron gas in these structures and produces strain sufficient to affect the low-temperature operation of the devices<sup>522–525</sup>. Semiconductor devices also rely on precise nanoscale distribution of dopant atoms with nanoscale control. Dopant characterization using x-ray fluorescence provides spatially resolved maps of the distribution of dopants in Si devices<sup>526</sup>.

The neuromorphic and resistive memory devices underpinning future low-power electronic technologies rely on precise nanoscale changes in stoichiometry and structure that can be difficult to control and characterize. Particular challenges have been in the device-to-device variation of these structures and in the quantitative comparison of models of the device operation with the nanoscopic features of the device. The variation in the valence can lead to structural changes that can be imaged using nanobeam x-ray diffraction<sup>527</sup>. The variation in valence can be imaged directly using x-ray absorption spectroscopy using tightly focused nanobeams<sup>528</sup>. Multimodal approaches correlate the structural and spectroscopic methods<sup>529</sup>. Crucially, both spectroscopy and diffraction can be used *in situ* during the operation of devices under ambient conditions appropriate to device applications. The operation of piezoelectric low-power devices depends on structural changes associated with the development of piezoelectric distortion and polarization switching. X-ray nanobeam techniques image the nanoscale ferroelectric domain distribution with spatial resolution on the scale of tens of nanometers<sup>530</sup>.

In one particular study, the variation of the oxygen vacancy concentration *in situ* in a WO<sub>3-8</sub> test device was measured using simultaneous x-ray diffraction and x-ray absorption spectroscopy measurements with a nanofocused x-ray beam <sup>531</sup>. The results of this study reveal the existence of a threshold oxygen vacancy concentration for switching between the low-resistance and high-resistance states and the structural differences between electroformed state and these operation states. Images acquired using this approach, Fig. 54, reveal the structural and chemical differences between resistive states. The

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

impact of these in operando measurements of device switching lies in the ability to design mechanisms for the transformation between switching states.



Fig. 54 Multimode x-ray nanobeam imaging of WO<sub>3- $\delta$ </sub> test devices in the electroformed condition, lowresistance state (LRS), and high-resistance state (HRS). X-ray nanobeam methods provides the means to reconstruct the distribution of W x-ray fluorescence (W<sub>L</sub>a, panels a, d, and g), the oxygen deficiency (O<sub>3- $\delta$ </sub>, panels, b, e and h) and structural distortion (I<sub>003</sub>/*t*, panels c, f, and i). Nanobeam imaging (j) allows this information to be collected simultaneously during device operation. After ref. <sup>531</sup>.

A further aspect of *in situ* x-ray spectroscopy and scattering approaches is that the coherent scattering signature captures the fluctuations of the order parameters underpinning device operation, including nanoscale features of the ferroelectric polarization<sup>532,533</sup> and defect valence<sup>534,535</sup>. Equilibrium fluctuations provide insight into the free-energy landscape impacting devices and can be observed *in situ* using x-ray photon correlation spectroscopy. In particular, fluctuations between oxidation states of SrCoO<sub>x</sub> reveal that local considerations including the elastic state of the system, i.e. the distortion imparted by epitaxial strain must be considered in the free-energy landscape<sup>534</sup>. *In situ* studies also reveal that the dynamics of the transformations between relevant states can be highly heterogeneous. A recent ultrafast time-resolved x-ray nanodiffraction study revealed a localized phase competition and nucleation and growth dynamics<sup>536</sup>. Further studies of the dynamics promise to enable the selection of local structural configurations optimizing device operation<sup>537</sup>.

B. Current and future challenges

The structural specificity of x-ray characterization of low-power devices will benefit significantly from the further development of structural analysis techniques that employ the optical coherence of x-ray beams. The development of fourth-generation synchrotron radiation sources is providing far higher coherent x-ray flux than the previous generations of light sources. Further development of coherence-based techniques also holds great promise. X-ray ptychography techniques can already be used to characterize the distortions of nanoscale semiconductor structures with a spatial resolution smaller than the x-ray spot size<sup>538</sup>. Coherent diffraction imaging techniques also provide strain information in stressed Si structures with nanoscale spatial resolution<sup>539</sup>. With further development coherence-based techniques can image more complex structures associated with nanoscale devices. Further developments in x-ray tomography employing diffraction and chemical contrast also benefit from the next generation of light sources and promise to address the challenge associated with the creation of three-dimensional devices.

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

A further ongoing challenge involves matching the timescale of x-ray characterization with the operating frequencies of emerging low-power electronic devices. Nanosecond time-resolved x-ray nanobeam diffraction techniques have been developed to probe polarization dynamics in conventional ferroelectric capacitor devices<sup>540</sup>. An important continuing challenge is to adapt and develop sub-nanosecond-scale characterization methods for emerging ferroelectrics such as HfO and for low-power electronic devices.

A complementary set of challenges arises in the development of insight into the growth mechanisms of materials relevant to low-power electronics. *In situ* x-ray diffraction revealed the role of polarization in the ferroelectric epitaxy<sup>541</sup>. Spectroscopy studies have probed the formation of LaAlO<sub>3</sub>/SrTiO<sub>3</sub> interfaces hosting two-dimensional electron gases (2DEGs)<sup>542</sup>. In this case, the combination of structural information obtained using the analysis of Bragg rods arising from the thin film structure and spectroscopic information from x-ray photoelectron spectroscopy revealed the critical thickness for the formation of the 2DEG and the existence of multiple 2DEGs in a system with multiple interfaces<sup>542</sup>. A key aspect of the sensitivity of x-ray spectroscopy techniques to electronic phenomena is that photon energies resonant with electronic transitions in the atomic constituents of the materials can provide additional insight, including into band-splitting phenomena in semiconductor devices<sup>543</sup> and enhancement of the signals from thin layers<sup>542</sup>. Further developments of *in situ* synthesis methods can probe structural and electronic phenomena during synthesis and can shorten the materials development cycle.

AIP Publishing APL Materials This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

87

# Advances in Transmission Electron Microscopy Applicable to Low-Power Devices Peter Ercius

National Center for Electron Microscopy, Molecular Foundry, Lawrence Berkeley National Laboratory, Berkeley, CA 94720

## percius@lbl.gov

Transmission electron microscopy (TEM) is a technique that uses magnetic lenses to form images from electrons accelerated between 60 to 300 keV with sub-Angstrom to nanoscale resolution. TEM was critical to the improvement of previous generation microelectronics due to their high resolution capabilities for imaging manufacturing defects, understanding the effect of strain on channel resistance, understanding backend line edge roughness, and many more<sup>544</sup>. A cornerstone technique of materials science, the ability of TEM to directly image structure, composition, and bonding at high resolution make it indispensable as electronic devices continue to shrink and incorporate more elements from the periodic table. New computing, communication, and sensing devices based on quantum phenomena beyond charge pose challenges in manufacturing and materials discovery that require the application of advanced TEM techniques currently available and the development of new capabilities. Here, we briefly describe the impact of TEM on microelectronics investigations and recent developments that could impact the low-power electronics community.

Improvements in TEM over the last two decades stem from greater environmental and electronics stability, aberration correction, and better electron sources which together pushed resolution to below 0.5 Angstrom, reduced energy spread, and improved beam current such that most atomic spacings could be easily imaged<sup>545-547</sup>. Structural analysis can now be routinely accomplished at the sub-Angstrom scale using conventional TEM and scanning TEM (STEM) with the possibility to measure atomic shifts as small as 1 picometer<sup>548–550</sup>. This has been used to discover polar vortices in superlattices and investigate interfaces, among many other examples<sup>362</sup>. Many electronics structures with nanometer critical dimensions also exhibit a three-dimensional structure. Electron tomography was developed with nanoscale resolution based on annular darkfield (ADF-) STEM capable of differentiating materials in 3D based on Z-contrast<sup>551,552</sup>. Resolution in tomography has now been pushed to atomic resolution to image crystalline and amorphous solids<sup>553,554</sup> and can be used to measure 3D magnetic fields<sup>555–557</sup> and plasmon losses<sup>558</sup>. A technique known as electron energy loss spectroscopy (EELS) can map chemical composition and bonding with nano- to atomic-resolution based on energy loss to the primary beam<sup>559–561</sup>. Monochromation of the primary beam from 1 eV energy spread down to 0.1 eV provides access to regimes where bandgaps and plasmon resonances could be mapped and understood  $^{562-564}$ . Energy dispersive spectroscopy (EDS) of x-rays generated by primary electrons has also seen a large improvement in collection angle improving signal and resolution allowing compositional maps of whole devices to be mapped in fractions of the time previously required<sup>565–567</sup>. The S-curve of technological development provided by aberration correction is leveling out and many would consider the resolution problem (posed by Richard Feynman in his famous lecture "Plenty of Room at the Bottom") solved. However, the field of electron microscopy is currently poised at the start of two new technology development S-curves due to the recent introduction of direct electron detectors and improvements in monochromators that could have important impacts on materials discovery and low-power device development.

**Direct Electron Detectors** 

Image acquisition in TEM initially used film which provided high dynamic range but had obvious drawbacks compared to the supplanting technology of digital charge coupled device (CCD) cameras. The

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

olishing APL Materials

This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

changeover to digital provided improvements in speed, immediate feedback, and access to larger datasets. Drawbacks of CCDs were their relatively slow readout speed, low duty cycle, and relatively poor sensitivity (compared to film). The recent introduction of a new detector technology based on complementary metal-oxide-semiconductor (CMOS) technology called direct electron detectors (DED) lead to the awarding of the 2017 Nobel Prize in Chemistry to cryoEM for the ability to solve macromolecular structures at nearly atomic resolution. A similar revolution is ongoing in the field of STEM where the introduction of DEDs is leading to new imaging capabilities with potential applications to low-power electronics<sup>568,569</sup>. The technique has become known as four-dimensional STEM (4D-STEM) because a two-dimensional diffraction pattern is acquired at every position in a two-dimensional grid of probe positions. This allows the capture of large amounts of information from highly localized regions of a sample where postprocessing is then used to extract meaningful information.

Virtual detectors can be used that mimic traditional round bright field and dark field STEM detectors, but any detector shape can technically be utilized to generate contrast<sup>569</sup>. This also provides access to a new form of imaging generally called phase contrast STEM which is more sensitive to light elements such as oxygen that were previously difficult to image. In one simple technique, the shift of the center of mass (CoM) of the diffraction pattern is used to generate differential phase contrast and was first demonstrated on SrTiO<sub>3</sub>. This is becoming a ubiquitous imaging method for light atoms and defects which are important in low-power materials<sup>570,571</sup>. The CoM method is also sensitive to magnetic and electric fields inside and outside samples providing the potential to measure quantities beyond structure<sup>572–575</sup>. The CoM technique is limited by the size of the electron probe such that imaging bonding at deep sub-Angstrom scales requires further development of aberration correctors to produce even smaller electron beams<sup>576</sup>.

A more powerful method called ptychography utilizes overlap of information between neighboring electron beam positions to improve contrast, resolution, and dose efficiency<sup>577–579</sup>. This technique has pushed resolution beyond the intrinsic resolution of the microscope set by the electron beam diameter to a limit set by thermal atomic motion<sup>580</sup>. Similarly to CoM, ptychography can also be used to image fields and when used in concert with Lorentz STEM (where the sample is in a field free environment) the ability to improve resolution beyond the diffraction limit could provide critical insights into the workings of new devices<sup>581</sup>.

Data organization and analysis is a major issue facing the TEM community due to the rapid expansion of DED technology where faster detectors allow the production of ever larger datasets. Over the last decade, single data sets have increased from megabytes to hundreds of Gigabytes and the amount of data acquired per session will only increase with newer detectors and automation<sup>582</sup>. Rapid development of open-source software that can handle large data sets at scale with rapid interactive feedback to users<sup>583,584</sup> during a microscope session will be critical to the wide-scale use of the benefits provided by DEDs.

Electron Energy Loss Spectroscopy

The speed and sensitivity of DEDs is also being utilized to improve EELS<sup>585</sup>. It is now routinely possible to measure weak core-loss signals indicative of complex bonding at atomic resolution<sup>586,587</sup>, but the sensitivity also allows energy loss features far beyond traditional limits to be measured<sup>588,589</sup>. This expands the usefulness of EELS for interrogating materials composition and bonding across the periodic table especially useful due to the non-standard materials used in low-power electronics.

In tandem to the improvements provided by DEDs, recent advances in monochromation of the primary election beam are providing access to energy loss regimes never before possible in TEM<sup>590</sup>. Many important energy loss transitions such as vibrational losses to phonons occur in the sub-100 meV regime inaccessible using previous monochromators. Although optical and scanned probe techniques provide very high energy resolution, they either have micron-scale spatial resolution or are limited to surface investigations. The

AIP Publishing APL Materials This is the author's peer reviewed, accepted manuscript. However, the online version of record will be different from this version once it has been copyedited and typeset. PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774 ability of STEM to confine an electron beam to the atomic scale and image through 10-100 nanometers of material are a unique combination of capabilities. The limits are then set by sample-beam interactions at the nanometer scale<sup>591</sup>. Field emission electron sources typically have an intrinsic 0.3 - 1.0 eV energy spread which could be reduced by monochromation to about 100 - 300 meV as mentioned previously. A new generation of monochromators reaches below 10 meV resolution opening STEM-EELS to an entirely new regime of energy loss transitions at the nanometer scale<sup>592</sup>. Phonon transitions occur in this new regime such that vibrational spectroscopy has been used to image the influence of defects on phonon scattering<sup>593</sup>, and resolution has been pushed to the atom level<sup>593,594</sup>. Isotope analysis at high resolution has also been proven<sup>595</sup> and could be a powerful technique to investigate issues with decoherence channels and quantum noise in quantum color centers or other exotic low-power devices. New materials systems and structures provide the ability to create and control exotic quasi particles at the nanoscale with potential applications in quantum technologies and other applications. Further improvements in superconducting electron sources<sup>596</sup> and microscopy cryogenic technology could push EELS to study emergent quantum phenomena that can only be investigated at low temperatures<sup>597</sup>.

# **Concluding Remarks**

#### R. Ramesh

## Rice University, Houston, TX 77005

The need for Energy Efficiency in Computing: In this Roadmap exercise, we have attempted to capture some of the key issues that we believe are critical for the field of Microelectronics. It is by no means comprehensive: indeed, we believe trying to make this Roadmap comprehensive is futile, given the pace at which innovations are occurring globally. Many of the authors we sought reports from just did not have the time to contribute to this roadmap. Thus, it is simply a set of "snap-shots" of the field. As one looks to the future, this field is emerging as a critical focal point (if not THE focal point) not just for companies and research organizations, but at the national level. Nations are bringing their resource base to bear to establish R&D as well as design and manufacturing capabilities, while large corporations are deploying microelectronic devices at an exponential rate, both in numbers and in size. This roadmap was pulled together just to ensure that amidst this global race for "computing supremacy" (with obvious implications in national security), one does not forget the Energy and Climate Change implications of this exponentially growing field.

**Pathways to Energy Efficiency**: Energy efficiency in computing can be achieved by many pathways. Indeed, for the field this is opportune, since it provides us with multiple directions to pursue. This roadmap does not provide a deep-dive into 3-D architectures as a pathway to energy efficient electronics, mainly due to the Applied Physics/Materials focus of the journal. There are indeed significant activities on-going worldwide that are focused on this (a great example is the 2018 Turing Prize talk by Hennessy and Patterson). It is becoming increasingly clear that going Beyond-CMOS requires going to CMOS+X, where X is adding additional functionality or exploring additional fundamental degrees of freedom, in addition to the electronic charge. In doing so, this is already opening up vistas that were heretofore not explored. While there is a plethora of approaches for memory applications, logic has, so far, been focused on CMOS transistor as the building block. Will this change, going into the future? Can we access the spin degree of freedom, as discussed by Nikonov and Young as well as other authors? We will need new process integration tools to bring in these new materials and functionalities. Do we have to change the architecture to take advantage of new materials physics? How about the substrates themselves? Given the explosion of flexible electronics, it is very likely that a host of flexible substrate platforms are added to the standard Si-CMOS platform. This brings with it a host of processing issues, including the interface chemistry, thermal expansion mismatch related stresses, and so on.

The role of New Materials and Materials Physics : can we bring the full power of fundamental materials physics to bear? We believe there will be a strong push towards seeking the limits of fundamental phenomena, as we gracefully transition from the digital domain into the quantum. There is still quite a bit of room between these domains that can be tapped into. A good example is the case of topological insulators: is there a possibility of introducing such exotic electronic materials into applications, for example as the spin-orbit layer in spintronics (see article by Nikonov and Young) or as interconnects that have no scattering? How does one enable significant advances in spin-to-charge conversion for energy efficient spintronics: are there fundamental limits to this process OR can one design innovative heterostructures to resonantly enhance this process? What are the limits to the voltages required to manipulate ferroelectrics and multiferroics: can we get to below 100mV and beyond? Accomplishing all of these and more will require a significant amount of both fundamental and applied science. So, an exciting journey waits us...

# References

<sup>1</sup> S. Manipatruni, D.E. Nikonov, and I.A. Young, "Beyond CMOS computing with spin and polarization," Nat Phys **14**(4), 338–343 (2018).

<sup>2</sup> H.N. Khan, D.A. Hounshell, and E.R.H. Fuchs, "Science and research policy at the end of Moore's law," Nat Electron **1**(1), 14–21 (2018).

<sup>3</sup>"wikipedia," (n.d.).

<sup>4</sup>"https://everipedia-storage.s3-accelerate.amazonaws.com / ProfilePics/ 6666672575499973088-1481831610.png," (n.d.).

<sup>5</sup> G.E. Moore, "Cramming more components onto integrated circuits," Proceedings of the IEEE **86**(1), 82–85 (1998).

<sup>6</sup> R.H. Dennard, F.H. Gaensslen, H.N. Yu, V.L. Rideout, E. Bassous, and A.R. Leblanc, "Design of Ion-Implanted MOSFET's With Very Small Physical Dimensions," IEEE J Solid-State Circuits **9**(5), 256–268 (1974).

<sup>7</sup> C.E. Shannon, "A universal Turing machine with two internal states," Automata Studies **34**, 157–165 (1956).

<sup>8</sup> K.J. Kuhn, "Considerations for ultimate CMOS scaling," IEEE Trans Electron Devices **59**(7), 1813–1828 (2012).

<sup>9</sup> I. Ferain, C.A. Colinge, and J.P. Colinge, "Multigate transistors as the future of classical metal–oxide– semiconductor field-effect transistors," Nature **479**(7373), 310–316 (2011).

<sup>10</sup> T.N. Theis, and P.M. Solomon, "It's time to reinvent the transistor!," Science (1979) **327**(5973), 1600– 1601 (2010).

<sup>11</sup> S. Manipatruni, D.E. Nikonov, C.C. Lin, T.A. Gosavi, H. Liu, B. Prasad, Y.L. Huang, E. Bonturim, R. Ramesh, and I.A. Young, "Scalable energy-efficient magnetoelectric spin–orbit logic," Nature **565**(7737), 35–42 (2018).

<sup>12</sup> S. Salahuddin, K. Ni, and S. Datta, "The era of hyper-scaling in electronics," Nat Electron **1**(8), 442–450 (2018).

<sup>13</sup> C. Mailhiot, "Energy-Efficient Edge Computing: Challenges and Opportunities Beyond Moore? s Law.," (2018).

<sup>14</sup> Gadgets, and Gigawatts, "Policies for Energy Efficient Electronics," International Energy Agency, (2009).

<sup>15</sup> V. V. Zhirnov, and R.K. Cavin, "Negative capacitance to the rescue?," Nat Nanotechnol **3**(2), 77–78 (2008).

<sup>16</sup>"The decadal plan for semiconductors. A pivotal roadmap outlining research priorities," (2020).

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

<sup>17</sup> C.E. Leiserson, N.C. Thompson, J.S. Emer, B.C. Kuszmaul, B.W. Lampson, D. Sanchez, and T.B. Schardl, "There's plenty of room at the top: What will drive computer performance after Moore's law?," Science (1979) **368**(6495), (2020).

<sup>18</sup> K. Mistry, C. Allen, C. Auth, B. Beattie, D. Bergstrom, M. Bost, M. Brazier, M. Buehler, A. Cappellani, R. Chau, C.H. Choi, G. Ding, K. Fischer, T. Ghani, R. Grover, W. Han, D. Hanken, M. Hattendorf, J. He, J. Hicks, R. Huessner, D. Ingerly, P. Jain, R. James, L. Jong, S. Joshi, C. Kenyon, K. Kuhn, K. Lee, H. Liu, J. Maiz, B. McIntyre, P. Moon, J. Neirynck, S. Pae, C. Parker, D. Parsons, C. Prasad, L. Pipes, M. Prince, P. Rarade, T. Reynolds, J. Sandford, L. Shifren, J. Sebastian, J. Seiple, D. Simon, S. Sivakumar, P. Smith, C. Thomas, T. Troeger, P. Vandervoorn, S. Williams, and K. Zawadzki, "A 45nm logic technology with high-k+ metal gate transistors, strained silicon, 9 Cu interconnect layers, 193nm dry patterning, and 100% Pb-free packaging," in *2007 IEEE International Electron Devices Meeting*, (2007), pp. 247–250.

<sup>19</sup> S.S. Cheema, N. Shanker, L.C. Wang, C.H. Hsu, S.L. Hsu, Y.H. Liao, M. San Jose, J. Gomez, W. Chakraborty, W. Li, J.H. Bae, S.K. Volkman, D. Kwon, Y. Rho, G. Pinelli, R. Rastogi, D. Pipitone, C. Stull, M. Cook, B. Tyrrell, V.A. Stoica, Z. Zhang, J.W. Freeland, C.J. Tassone, A. Mehta, G. Saheli, D. Thompson, D.I. Suh, W.T. Koo, K.J. Nam, D.J. Jung, W. Bin Song, C.H. Lin, S. Nam, J. Heo, N. Parihar, C.P. Grigoropoulos, P. Shafer, P. Fay, R. Ramesh, S. Mahapatra, J. Ciston, S. Datta, M. Mohamed, C. Hu, and S. Salahuddin, "Ultrathin ferroic HfO2–ZrO2 superlattice gate stack for advanced transistors," Nature **604**(7904), 65–71 (2022).

<sup>20</sup> A.M. Ionescu, and H. Riel, "Tunnel field-effect transistors as energy-efficient electronic switches," Nature **479**(7373), 329–337 (2011).

<sup>21</sup> C. Convertino, C.B. Zota, H. Schmid, D. Caimi, L. Czornomaz, A.M. Ionescu, and K.E. Moselund, "A hybrid III–V tunnel FET and MOSFET technology platform integrated on silicon," Nat Electron **4**(2), 162–170 (2021).

<sup>22</sup> A. Saeidi, T. Rosca, E. Memisevic, I. Stolichnov, M. Cavalieri, L.E. Wernersson, and A.M. Ionescu, "Nanowire Tunnel FET with Simultaneously Reduced Subthermionic Subthreshold Swing and Off-Current due to Negative Capacitance and Voltage Pinning Effects," Nano Lett **20**(5), 3255–3262 (2020).

<sup>23</sup> W. Chakraborty, K.A. Aabrar, J. Gomez, R. Saligram, A. Raychowdhury, P. Fay, and S. Datta, "Characterization and Modeling of 22 nm FDSOI Cryogenic RF CMOS," IEEE Journal on Exploratory Solid-State Computational Devices and Circuits **7**(2), 184–192 (2021).

<sup>24</sup> W. Li, L.C. Wang, S.S. Cheema, N. Shanker, C. Hu, and S. Salahuddin, "Enhancement in Capacitance and Transconductance in 90 nm nFETs with HfO2-ZrO2Superlattice Gate Stack for Energy-efficient Cryo-CMOS," in *2022 International Electron Devices Meeting (IEDM)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 2231–2234.

<sup>25</sup> J.A. Del Alamo, "Nanometre-scale electronics with III–V compound semiconductors," Nature **479**(7373), 317–323 (2011).

<sup>26</sup> G. Fiori, F. Bonaccorso, G. Iannaccone, T. Palacios, D. Neumaier, A. Seabaugh, S.K. Banerjee, and L. Colombo, "Electronics based on two-dimensional materials," Nat Nanotechnol **9**(10), 768–779 (2014).

<sup>27</sup> S. Datta, *Quantum Transport: Atom to Transistor* (Cambridge university press, 2005).

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

<sup>28</sup> R. Hung, J.H. Park, T.H. Ha, M. Lee, W. Hou, J. Lei, J.R. Bakke, S. Sharma, K.R. Sharma, N.S. Kim, E. Yeh, and A. Wachs, "Extreme Contact Scaling with Advanced Metallization of Cobalt," in *2018 IEEE International Interconnect Technology Conference (IITC)*, (Institute of Electrical and Electronics Engineers Inc., 2018), pp. 30–32.

<sup>29</sup> V. Kamineni, A. Carr, C. Niu, P. Adusumilli, T. Abrams, R. Xiel, S. Fan, J. Kelly, H. Amanapu, S. Tsai, K. Ryan, Y. Liang, X. Lin, S. Choi, H. Dixit, A. Konar, N. Lanzillo, H. Wu, J. Cho, D. Guo, K. Choi, and M.V. Raymond, "Contact Metallization for Advanced CMOS Technology Nodes," 28–29 (2018).

<sup>30</sup> S. van Nguyen, T.J. Haigh, K. Cheng, C. Penny, C. Park, S.C. Mehta, T. Yamashita, L. Jiang, and D. Canaperi, "Pinch Off Plasma Chemical Vapor Deposition Process and Material Technology for Nano-Device Air Gap/Spacer Formation," in *Electrochemical Society Meeting Abstracts*, (IOP Publishing, 2018), p. 1371.

<sup>31</sup> H. Warashina, H. Kawasaki, H. Nagai, T. Yamaguchi, N. Sato, Y. Kikuchi, and X. Sun, "Advanced Air Gap Formation Scheme Using Volatile Material," in *2021 IEEE International Interconnect Technology Conference, IITC 2021*, (Institute of Electrical and Electronics Engineers Inc., 2021).

<sup>32</sup> H.S.P. Wong, and S. Salahuddin, "Memory leads the way to better computing," Nat Nanotechnol **10**(3), 191–194 (2015).

<sup>33</sup> A. Sebastian, M. Le Gallo, R. Khaddam-Aljameh, and E. Eleftheriou, "Memory devices and applications for in-memory computing," Nat Nanotechnol **15**(7), 529–544 (2020).

<sup>34</sup> J. Wu, F. Mo, T. Saraya, T. Hiramoto, and M. Kobayashi, "A Monolithic 3-D Integration of RRAM Array and Oxide Semiconductor FET for In-Memory Computing in 3-D Neural Network," IEEE Trans Electron Devices **67**(12), 5322–5328 (2020).

<sup>35</sup> Z.W. Shang, H.H. Hsu, Z.W. Zheng, and C.H. Cheng, "Progress and challenges in p-type oxide-based thin film transistors," Nanotechnol Rev **8**(1), 422–443 (2019).

<sup>36</sup> D. C. H., "Next Gen AI and Technology Trends," in SRC / CBRIC Review, (2020).

<sup>37</sup> M.J.H. Van Dal, B. Duriez, G. Vellianitis, G. Doornbos, R. Oxland, M. Holland, A. Afzalian, Y.C. See, M. Passlack, and C.H. Diaz, "Ge n-channel FinFET with optimized gate stack and contacts," in *2014 IEEE International Electron Devices Meeting*, (Institute of Electrical and Electronics Engineers Inc., 2015), pp. 9.5.1-9.5.4.

<sup>38</sup> M. Liu, "1.1 Unleashing the Future of Innovation," Dig Tech Pap IEEE Int Solid State Circuits Conf **64**, 9– 16 (2021).

<sup>39</sup> T.A. Chen, C.P. Chuu, C.C. Tseng, C.K. Wen, H.S.P. Wong, S. Pan, R. Li, T.A. Chao, W.C. Chueh, Y. Zhang, Q. Fu, B.I. Yakobson, W.H. Chang, and L.J. Li, "Wafer-scale single-crystal hexagonal boron nitride monolayers on Cu (111)," Nature **579**(7798), 219–223 (2020).

<sup>40</sup> Y.C. Chen, D.G. De Oteyza, Z. Pedramrazi, C. Chen, F.R. Fischer, and M.F. Crommie, "Tuning the band gap of graphene nanoribbons synthesized from molecular precursors," ACS Nano **7**(7), 6123–6128 (2013).

This is the author's peer reviewed, accepted manuscript. However,

<sup>41</sup> Z. Mutlu, J.P. Llinas, P.H. Jacobse, I. Piskun, R. Blackwell, M.F. Crommie, F.R. Fischer, and J. Bokor, "Transfer-Free Synthesis of Atomically Precise Graphene Nanoribbons on Insulating Substrates," ACS Nano **15**(2), 2635–2642 (2021).

<sup>42</sup> G. Pitner, Z. Zhang, Q. Lin, S.K. Su, C. Gilardi, C. Kuo, H. Kashyap, T. Weiss, Z. Yu, T.A. Chao, L.J. Li, S. Mitra, H.S.P. Wong, J. Cai, A. Kummel, P. Bandaru, and M. Passlack, "Sub-0.5 nm interfacial dielectric enables superior electrostatics: 65 mV/dec top-gated carbon nanotube FETs at 15 nm Gate Length," in *2020 IEEE International Electron Devices Meeting (IEDM)*, (Institute of Electrical and Electronics Engineers Inc., 2020), pp. 3.5.1-3.5.4.

<sup>43</sup> J. Wang, X. Jin, Z. Liu, G. Yu, Q. Ji, H. Wei, J. Zhang, K. Zhang, D. Li, Z. Yuan, J. Li, P. Liu, Y. Wu, Y. Wei, J. Wang, Q. Li, L. Zhang, J. Kong, S. Fan, and K. Jiang, "Growing highly pure semiconducting carbon nanotubes by electrotwisting the helicity," Nat Catal 1(5), 326–331 (2018).

<sup>44</sup> J. Cai, P. Ruffieux, R. Jaafar, M. Bieri, T. Braun, S. Blankenburg, M. Muoth, A.P. Seitsonen, M. Saleh, X.
 Feng, K. Müllen, and R. Fasel, "Atomically precise bottom-up fabrication of graphene nanoribbons,"
 Nature 2010 466:7305 466(7305), 470–473 (2010).

<sup>45</sup> J. Yin, P.H. Jacobse, D. Pyle, Z. Wang, M.F. Crommie, and G. Dong, "Programmable Fabrication of Monodisperse Graphene Nanoribbons via Deterministic Iterative Synthesis," J Am Chem Soc **144**(35), 16012–16019 (2022).

<sup>46</sup> A.S. Chou, P.C. Shen, C.C. Cheng, L.S. Lu, W.C. Chueh, M.Y. Li, G. Pitner, W.H. Chang, C.I. Wu, J. Kong, L.J. Li, and H.S.P. Wong, "High On-Current 2D nFET of 390 \mu A/\mu m at V\_{DS = 1V using Monolayer CVD MoS2 without Intentional Doping," Digest of Technical Papers - Symposium on VLSI Technology **2020-June**, (2020).

<sup>47</sup> G. Pitner, G. Hills, J.P. Llinas, K.M. Persson, R. Park, J. Bokor, S. Mitra, and H.S.P. Wong, "Lowtemperature side contact to carbon nanotube transistors: Resistance distributions down to 10 nm contact length," Nano Lett **19**(2), 1083–1089 (2019).

<sup>48</sup> W. Zhou, Q. Fan, Q. Zhang, L. Cai, K. Li, X. Gu, F. Yang, N. Zhang, Y. Wang, H. Liu, W. Zhou, and S. Xie, "High-performance and compact-designed flexible thermoelectric modules enabled by a reticulate carbon nanotube architecture," Nature Communications 2017 8:1 **8**(1), 1–9 (2017).

<sup>49</sup> A.D. Franklin, and Z. Chen, "Length scaling of carbon nanotube transistors," Nat Nanotechnol 5(12),
 858–862 (2010).

<sup>50</sup> N. Safion, H.Y. Chiu, T.A. Chao, S.K. Su, M. Passlack, K.H. Chiu, C.W. Chen, C.C. Kei, C.H. Chou, T.E. Lee, J.F. Wang, C.S. Chang, S.L. Liew, V.D.H. Hou, H. Wang, W.H. Chang, H.S.P. Wong, G. Pitner, C.H. Chien, and I.P. Radu, "Low N-Type Contact Resistance to Carbon Nanotubes in Highly Scaled Contacts through Dielectric Doping," in *International Electron Devices Meeting, IEDM*, (Institute of Electrical and Electronics Engineers Inc., 2023).

<sup>51</sup> I. Kwak, M. Kavrik, J.H. Park, L. Grissom, B. Fruhberger, K.T. Wong, S. Kang, and A.C. Kummel, "Low interface trap density in scaled bilayer gate oxides on 2D materials via nanofog low temperature atomic layer deposition," Appl Surf Sci **463**, 758–766 (2019).

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

<sup>52</sup> D.B. Farmer, and R.G. Gordon, "Atomic layer deposition on suspended single-walled carbon nanotubes via gas-phase noncovalent functionalization," Nano Lett **6**(4), 699–703 (2006).

<sup>53</sup> S. V. Aradhya, G.E. Rowlands, J. Oh, D.C. Ralph, and R.A. Buhrman, "Nanosecond-Timescale Low Energy Switching of In-Plane Magnetic Tunnel Junctions through Dynamic Oersted-Field-Assisted Spin Hall Effect," Nano Lett **16**(10), 5987–5992 (2016).

<sup>54</sup> S.J. Lin, Y.L. Huang, M.Y. Song, C.M. Lee, F. Xue, G.L. Chen, S.Y. Yang, Y.J. Chang, I.J. Wang, Y.C. Hsin, Y.H. Su, J.H. Wei, C.F. Pai, S.X. Wang, and C.H. Diaz, "Challenges toward Low-Power SOT-MRAM," in *2021 IEEE International Reliability Physics Symposium (IRPS)*, (Institute of Electrical and Electronics Engineers Inc., 2021).

<sup>55</sup> K. Garello, F. Yasin, and G.S. Kar, "Spin-orbit torque MRAM for ultrafast embedded memories: From fundamentals to large scale technology integration," in *2019 IEEE 11th International Memory Workshop (IMW)*, (Institute of Electrical and Electronics Engineers Inc., 2019).

<sup>56</sup> G. Hu, C. Safranski, J.Z. Sun, P. Hashemi, S.L. Brown, J. Bruley, L. Buzi, C.P. D'Emic, E. Galligan, M.G. Gottwald, O. Gunawan, J. Lee, S. Karimeddiny, P.L. Trouilloud, and D.C. Worledge, "Double spin-torque magnetic tunnel junction devices for last-level cache applications," in *2022 International Electron Devices Meeting (IEDM)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 1021–1024.

<sup>57</sup> A.J. Tan, Y.H. Liao, L.C. Wang, N. Shanker, J.H. Bae, C. Hu, and S. Salahuddin, "Ferroelectric HfO2Memory Transistors with High-κ Interfacial Layer and Write Endurance Exceeding 1010Cycles," IEEE Electron Device Letters **42**(7), 994–997 (2021).

<sup>58</sup> P.J. Liao, Y.K. Chang, Y.-H. Lee, Y.M. Lin, S.H. Yeong, R.L. Hwang, V. Hou, C.H. Nien, R. Lu, and C.T. Lin, "Characterization of Fatigue and Its Recovery Behavior in Ferroelectric HfZrO | IEEE Conference Publication," in *2021 Symposium on VLSI Technology*, (2021).

<sup>59</sup> Y.J. Mii, "Semiconductor Innovations, from Device to System," in *2022 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and Circuits)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 276–281.

<sup>60</sup> N. Verma, H. Jia, H. Valavi, Y. Tang, M. Ozatay, L.Y. Chen, B. Zhang, and P. Deaville, "Inmemorycomputing advances and prospects," IEEE Solid-State Circuits Magazine **11**(3), 43–55 (2019).

<sup>61</sup> D.C.H. Yu, C.T. Wang, and H. Hsia, "Foundry Perspectives on 2.5D/3D Integration and Roadmap," 2021 IEEE International Electron Devices Meeting (IEDM) **2021-December**, 3.7.1-3.7.4 (2021).

<sup>62</sup> D.E. Nikonov, and I.A. Young, "Overview of beyond-CMOS devices and a uniform methodology for their benchmarking," Proceedings of the IEEE **101**(12), 2498–2533 (2013).

<sup>63</sup> D.E. Nikonov, and I.A. Young, "Benchmarking of Beyond-CMOS Exploratory Devices for Logic Integrated Circuits," IEEE Journal on Exploratory Solid-State Computational Devices and Circuits 1, 3–11 (2015).

<sup>64</sup> B. Dieny, I.L. Prejbeanu, K. Garello, P. Gambardella, P. Freitas, R. Lehndorff, W. Raberg, U. Ebels, S.O. Demokritov, J. Akerman, A. Deac, P. Pirro, C. Adelmann, A. Anane, A. V. Chumak, A. Hirohata, S. Mangin, S.O. Valenzuela, M.C. Onbaşlı, M. d'Aquino, G. Prenat, G. Finocchio, L. Lopez-Diaz, R. Chantrell, O.

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

Chubykalo-Fesenko, and P. Bortolotti, "Opportunities and challenges for spintronics in the microelectronics industry," Nature Electronics 2020 3:8 **3**(8), 446–459 (2020).

<sup>65</sup> Y.C. Liao, C.S. Hsu, D. Nikonov, S.C. Chang, H. Li, I.A. Young, and A. Naeemi, "Evaluating the Performances of the Ultralow Power Magnetoelectric Random Access Memory with a Physics-Based Compact Model of the Antiferromagnet/Ferromagnet Bilayer," IEEE Trans Electron Devices **69**(5), 2331– 2337 (2022).

<sup>66</sup> X. Liang, H. Chen, and N.X. Sun, "Magnetoelectric materials and devices," APL Mater **9**(4), 41114 (2021).

<sup>67</sup> S. Manipatruni, D.E. Nikonov, R. Ramesh, H. Li, and I.A. Young, "Spin-Orbit Logic with Magnetoelectric Nodes: A Scalable Charge Mediated Nonvolatile Spintronic Logic," (2015).

<sup>68</sup> D.C. Vaz, C.C. Lin, J. Plombon, W.Y. Choi, I. Groen, I. Arango, V.T. Pham, D.E. Nikonov, H. Li, P. Debashis, S.B. Clendenning, T.A. Gosavi, V. Garcia, S. Fusil, M. Bibes, Y.L. Huang, B. Prasad, R. Ramesh, F. Casanova, and I.A. Young, "Functional Demonstration of a Fully Integrated Magneto-Electric Spin-Orbit Device," in *2021 IEEE International Electron Devices Meeting (IEDM)*, (Institute of Electrical and Electronics Engineers Inc., 2021), pp. 32.4.1-32.4.4.

<sup>69</sup> L. Zhaoxin, M.G. Mankalale, J. Hu, Z. Zhao, J.P. Wang, and S.S. Sapatnekar, "Performance characterization and majority gate design for MESO-based circuits," IEEE Journal on Exploratory Solid-State Computational Devices and Circuits **4**(2), 51–59 (2018).

<sup>70</sup> H. Li, C.C. Lin, D.E. Nikonov, and I.A. Young, "Differential Electrically Insulated Magnetoelectric Spin-Orbit Logic Circuits," IEEE Journal on Exploratory Solid-State Computational Devices and Circuits **7**(1), 18–25 (2021).

<sup>71</sup> H. Li, D.E. Nikonov, C.C. Lin, K. Camsari, Y.C. Liao, C.S. Hsu, A. Naeemi, and I.A. Young, "Physics-Based Models for Magneto-Electric Spin-Orbit Logic Circuits," IEEE Journal on Exploratory Solid-State Computational Devices and Circuits **8**(1), 10–18 (2022).

<sup>72</sup> M.G. Mankalale, Z. Liang, Z. Zhao, C.H. Kim, J.P. Wang, and S.S. Sapatnekar, "CoMET: Composite-Input Magnetoelectric-Based Logic Technology," IEEE Journal on Exploratory Solid-State Computational Devices and Circuits **3**, 27–36 (2017).

<sup>73</sup> L. Caretta, S.H. Oh, T. Fakhrul, D.K. Lee, B.H. Lee, S.K. Kim, C.A. Ross, K.J. Lee, and G.S.D. Beach, "Relativistic kinematics of a magnetic soliton," Science (1979) **370**(6523), 1438–1442 (2020).

<sup>74</sup> R. Perricone, Z. Liang, M.G. Mankalale, M. Niemier, S.S. Sapatnekar, J.P. Wang, and X.S. Hu, "An Energy Efficient Non-Volatile Flip-Flop based on CoMET Technology," in *2019 Design, Automation & Test in Europe Conference & Exhibition (DATE)*, (Institute of Electrical and Electronics Engineers Inc., 2019), pp. 390–395.

<sup>75</sup> P.A. Dowben, C. Binek, K. Zhang, L. Wang, W.N. Mei, J.P. Bird, U. Singisetti, X. Hong, K.L. Wang, and D. Nikonov, "Towards a Strong Spin-Orbit Coupling Magnetoelectric Transistor," IEEE Journal on Exploratory Solid-State Computational Devices and Circuits **4**, 1–9 (2018).

<sup>76</sup> N. Sharma, J.P. Bird, C. Binek, P.A. Dowben, D. Nikonov, and A. Marshall, "Evolving magneto-electric device technologies," Semicond Sci Technol **35**(7), 073001 (2020).

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

<sup>77</sup> X. Li, J. Casamento, P. Dang, Z. Zhang, O. Afuye, A.B. Mei, A.B. Apsel, D.G. Schlom, D. Jena, D.C. Ralph, and H.G. Xing, "Spin-orbit torque field-effect transistor (SOTFET): Proposal for a magnetoelectric memory," Appl Phys Lett **116**(24), 242405 (2020).

<sup>78</sup> P. Dang, Z. Zhang, J. Casamento, X. Li, J. Singhal, D.G. Schlom, D.C. Ralph, H.G. Xing, and D. Jena, "Materials Relevant to Realizing a Field-Effect Transistor Based on Spin-Orbit Torques," IEEE Journal on Exploratory Solid-State Computational Devices and Circuits **5**(2), 158–165 (2019).

<sup>79</sup> O. Afuye, X. Li, F. Guo, D. Jena, D.C. Ralph, A. Molnar, H.G. Xing, and A. Apsel, "Modeling and Circuit Design of Associative Memories with Spin-Orbit Torque FETs," IEEE Journal on Exploratory Solid-State Computational Devices and Circuits **5**(2), 197–205 (2019).

<sup>80</sup> A. Mahmoud, F. Ciubotaru, F. Vanderveken, A. V. Chumak, S. Hamdioui, C. Adelmann, and S. Cotofana, "Introduction to spin wave computing," J Appl Phys **128**(16), 161101 (2020).

<sup>81</sup> T. Fischer, M. Kewenig, D.A. Bozhko, A.A. Serga, I.I. Syvorotka, F. Ciubotaru, C. Adelmann, B. Hillebrands, and A. V. Chumak, "Experimental prototype of a spin-wave majority gate," Appl Phys Lett **110**(15), 152401 (2017).

<sup>82</sup> A. Khitun, and K.L. Wang, "Non-volatile magnonic logic circuits engineering," J Appl Phys **110**(3), (2011).

<sup>83</sup> O. Zografos, B. Soree, A. Vaysset, S. Cosemans, L. Amaru, P.E. Gaillardon, G. De Micheli, R. Lauwereins, S. Sayan, P. Raghavan, I.P. Radu, and A. Thean, "Design and benchmarking of hybrid CMOS-Spin Wave Device Circuits compared to 10nm CMOS," in *2015 IEEE 15th International Conference on Nanotechnology (IEEE-NANO)*, (Institute of Electrical and Electronics Engineers Inc., 2015), pp. 686–689.

<sup>84</sup> C. Pan, and A. Naeemi, "An expanded benchmarking of beyond-CMOS devices based on boolean and neuromorphic representative circuits," IEEE Journal on Exploratory Solid-State Computational Devices and Circuits **3**, 101–110 (2018).

<sup>85</sup> A.C. Seabaugh, and Q. Zhang, "Low-voltage tunnel transistors for beyond CMOS logic," Proceedings of the IEEE **98**(12), 2095–2110 (2010).

<sup>86</sup> J.C. Wong, and S. Salahuddin, "Negative Capacitance Transistors," Proceedings of the IEEE **107**(1), 49–62 (2019).

<sup>87</sup> B. Prasad, Y.L. Huang, R. V. Chopdekar, Z. Chen, J. Steffes, S. Das, Q. Li, M. Yang, C.C. Lin, T. Gosavi, D.E. Nikonov, Z.Q. Qiu, L.W. Martin, B.D. Huey, I. Young, J. Íñiguez, S. Manipatruni, and R. Ramesh, "Ultralow Voltage Manipulation of Ferromagnetism," Advanced Materials **32**(28), 2001943 (2020).

<sup>88</sup> V.T. Pham, I. Groen, S. Manipatruni, W.Y. Choi, D.E. Nikonov, E. Sagasta, C.C. Lin, T.A. Gosavi, A. Marty, L.E. Hueso, I.A. Young, and F. Casanova, "Spin–orbit magnetic state readout in scaled ferromagnetic/heavy metal nanostructures," Nat Electron **3**(6), 309–315 (2020).

<sup>89</sup> X. Huang, S. Sayed, J. Mittelstaedt, S. Susarla, S. Karimeddiny, L. Caretta, H. Zhang, V.A. Stoica, T. Gosavi, F. Mahfouzi, Q. Sun, P. Ercius, N. Kioussis, S. Salahuddin, D.C. Ralph, and R. Ramesh, "Novel Spin–Orbit Torque Generation at Room Temperature in an All-Oxide Epitaxial La0.7Sr0.3MnO3/SrIrO3 System," Advanced Materials **33**(24), 2008269 (2021).

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

<sup>90</sup> P. Noël, F. Trier, L.M. Vicente Arche, J. Bréhin, D.C. Vaz, V. Garcia, S. Fusil, A. Barthélémy, L. Vila, M. Bibes, and J.P. Attané, "Non-volatile electric control of spin–charge conversion in a SrTiO3 Rashba system," Nature **580**(7804), 483–486 (2020).

<sup>91</sup> T. Kosub, M. Kopte, F. Radu, O.G. Schmidt, and D. Makarov, "All-Electric Access to the Magnetic-Field-Invariant Magnetization of Antiferromagnets," Phys Rev Lett **115**(9), 097201 (2015).

<sup>92</sup> C. Mead, "Neuromorphic Electronic Systems," Proceedings of the IEEE **78**(10), 1629–1636 (1990).

<sup>93</sup> M.A. Zidan, J.P. Strachan, and W.D. Lu, "The future of electronics based on memristive systems," Nat Electron **1**(1), 22–29 (2018).

<sup>94</sup> Z. Wang, H. Wu, G.W. Burr, C.S. Hwang, K.L. Wang, Q. Xia, and J.J. Yang, "Resistive switching materials for information processing," Nat Rev Mater **5**(3), 173–195 (2020).

<sup>95</sup> D. Ham, H. Park, S. Hwang, and K. Kim, "Neuromorphic electronics based on copying and pasting the brain," Nat Electron **4**(9), 635–644 (2021).

<sup>96</sup> P. Yao, H. Wu, B. Gao, J. Tang, Q. Zhang, W. Zhang, J.J. Yang, and H. Qian, "Fully hardwareimplemented memristor convolutional neural network," Nature **577**(7792), 641–646 (2020).

<sup>97</sup> M. Le Gallo, A. Sebastian, R. Mathis, M. Manica, H. Giefers, T. Tuma, C. Bekas, A. Curioni, and E. Eleftheriou, "Mixed-precision in-memory computing," Nat Electron **1**(4), 246–253 (2018).

<sup>98</sup> S. Ambrogio, P. Narayanan, H. Tsai, R.M. Shelby, I. Boybat, C. Di Nolfo, S. Sidler, M. Giordano, M. Bodini, N.C.P. Farinha, B. Killeen, C. Cheng, Y. Jaoudi, and G.W. Burr, "Equivalent-accuracy accelerated neural-network training using analogue memory," Nature **558**(7708), 60–67 (2018).

<sup>99</sup> H. Jang, C. Liu, H. Hinton, M.-H. Lee, H. Kim, M. Seol, H.-J. Shin, S. Park, D. Ham, H. Jang, C. Liu, H. Hinton, D. Ham, M. Lee, H. Kim, M. Seol, H. Shin, and S. Park, "An Atomically Thin Optoelectronic Machine Vision Processor," Advanced Materials **32**(36), 2002431 (2020).

<sup>100</sup> R. Xu, H. Jang, M.H. Lee, D. Amanov, Y. Cho, H. Kim, S. Park, H.J. Shin, and D. Ham, "Vertical MoS 2 Double-Layer Memristor with Electrochemical Metallization as an Atomic-Scale Synapse with Switching Thresholds Approaching 100 mV," Nano Lett **19**(4), 2411–2417 (2019).

<sup>101</sup> S. Jung, H. Lee, S. Myung, H. Kim, S.K. Yoon, S.W. Kwon, Y. Ju, M. Kim, W. Yi, S. Han, B. Kwon, B. Seo, K. Lee, G.H. Koh, K. Lee, Y. Song, C. Choi, D. Ham, and S.J. Kim, "A crossbar array of magnetoresistive memory devices for in-memory computing," Nature **601**(7892), 211–216 (2022).

<sup>102</sup> J. Abbott, T. Ye, K. Krenek, R.S. Gertner, S. Ban, Y. Kim, L. Qin, W. Wu, H. Park, and D. Ham, "A nanoelectrode array for obtaining intracellular recordings from thousands of connected neurons," Nat Biomed Eng **4**(2), 232–241 (2019).

<sup>103</sup> J. Abbott, T. Ye, K. Krenek, L. Qin, Y. Kim, W. Wu, R.S. Gertner, H. Park, and D. Ham, "The Design of a CMOS Nanoelectrode Array with 4096 Current-Clamp/Voltage-Clamp Amplifiers for Intracellular Recording/Stimulation of Mammalian Neurons," IEEE J Solid-State Circuits **55**(9), 2567–2582 (2020).

<sup>104</sup> U. Frey, J. Sedivy, F. Heer, R. Pedron, M. Ballini, J. Mueller, D. Bakkum, S. Hafizovic, F.D. Faraci, F. Greve, K.U. Kirstein, and A. Hierlemann, "Switch-matrix-based high-density microelectrode array in CMOS technology," IEEE J Solid-State Circuits **45**(2), <u>46</u>7–482 (2010).

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

<sup>105</sup> J.J. Jun, N.A. Steinmetz, J.H. Siegle, D.J. Denman, M. Bauza, B. Barbarits, A.K. Lee, C.A. Anastassiou, A. Andrei, Ç. Aydin, M. Barbic, T.J. Blanche, V. Bonin, J. Couto, B. Dutta, S.L. Gratiy, D.A. Gutnisky, M. Häusser, B. Karsh, P. Ledochowitsch, C.M. Lopez, C. Mitelut, S. Musa, M. Okun, M. Pachitariu, J. Putzeys, P.D. Rich, C. Rossant, W.L. Sun, K. Svoboda, M. Carandini, K.D. Harris, C. Koch, J. O'Keefe, and T.D. Harris, "Fully integrated silicon probes for high-density recording of neural activity," Nature 551(7679), 232–236 (2017).

<sup>106</sup> D. Fick, "Analog Compute-in-Memory For AI Edge Inference," in *2022 International Electron Devices Meeting (IEDM)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 2181–2184.

<sup>107</sup> J.-M. Hung, C.-J. Jhang, P.-C. Wu, Y.-C. Chiu, and M.-F. Chang, "Challenges and Trends of Nonvolatile In-Memory-Computation Circuits for AI Edge Devices," IEEE Open Journal of the Solid-State Circuits Society **1**, 171–183 (2021).

<sup>108</sup> H. Mori, W.C. Zhao, C.E. Lee, C.F. Lee, Y.H. Hsu, C.K. Chuang, T. Hashizume, H.C. Tung, Y.Y. Liu, S.R. Wu, K. Akarvardar, T.L. Chou, H. Fujiwara, Y. Wang, Y. Der Chih, Y.H. Chen, H.J. Liao, and T.Y.J. Chang, "A 4nm 6163-TOPS/W/b 4790-TOPS/mm2/b SRAM Based Digital-Computing-in-Memory Macro Supporting Bit-Width Flexibility and Simultaneous MAC and Weight Update," in *2023 IEEE International Solid-State Circuits Conference (ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2023), pp. 132–134.

<sup>109</sup> H. Fujiwara, H. Mori, W.C. Zhao, M.C. Chuang, R. Naous, C.K. Chuang, T. Hashizume, D. Sun, C.F. Lee, K. Akarvardar, S. Adham, T.L. Chou, M.E. Sinangil, Y. Wang, Y. Der Chih, Y.H. Chen, H.J. Liao, and T.Y.J. Chang, "A 5-nm 254-TOPS/W 221-TOPS/mm2Fully-Digital Computing-in-Memory Macro Supporting Wide-Range Dynamic-Voltage-Frequency Scaling and Simultaneous MAC and Write Operations," in *2022 IEEE International Solid-State Circuits Conference (ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 186–188.

<sup>110</sup> B. Yan, J.L. Hsu, P.C. Yu, C.C. Lee, Y. Zhang, W. Yue, G. Mei, Y. Yang, Y. Yang, H. Li, Y. Chen, and R. Huang, "A 1.041-Mb/mm227.38-TOPS/W Signed-INT8 Dynamic-Logic-Based ADC-less SRAM Compute-in-Memory Macro in 28nm with Reconfigurable Bitwise Operation for AI and Embedded Applications," in *2022 IEEE International Solid-State Circuits Conference (ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 188–190.

<sup>111</sup> F. Tu, Y. Wang, Z. Wu, L. Liang, Y. Ding, B. Kim, L. Liu, S. Wei, Y. Xie, and S. Yin, "A 28nm 29.2TFLOPS/W BF16 and 36.5TOPS/W INT8 Reconfigurable Digital CIM Processor with Unified FP/INT Pipeline and Bitwise In-Memory Booth Multiplication for Cloud Deep Learning Acceleration," in *2022 IEEE International Solid-State Circuits Conference (ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 254–256.

<sup>112</sup> D. Wang, C.T. Lin, G.K. Chen, P. Knag, R.K. Krishnamurthy, and M. Seok, "DIMC: 2219TOPS/W 2569F2/b Digital In-Memory Computing Macro in 28nm Based on Approximate Arithmetic Hardware," in *2022 IEEE International Solid-State Circuits Conference (ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 266–268.

<sup>113</sup> Y. Der Chih, P.H. Lee, H. Fujiwara, Y.C. Shih, C.F. Lee, R. Naous, Y.L. Chen, C.P. Lo, C.H. Lu, H. Mori, W.C. Zhao, D. Sun, M.E. Sinangil, Y.H. Chen, T.L. Chou, K. Akarvardar, H.J. Liao, Y. Wang, M.F. Chang, and T.Y.J. Chang, "16.4 An 89TOPS/W and 16.3TOPS/mm2All-Digital SRAM-Based Full-Precision Compute-In

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

Memory Macro in 22nm for Machine-Learning Edge Applications," in *2021 IEEE International Solid-State Circuits Conference (ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2021), pp. 252–254.

<sup>114</sup> W.S. Khwa, J.J. Chen, J.F. Li, X. Si, E.Y. Yang, X. Sun, R. Liu, P.Y. Chen, Q. Li, S. Yu, and M.F. Chang, "A 65nm 4Kb algorithm-dependent computing-in-memory SRAM unit-macro with 2.3ns and 55.8TOPS/W fully parallel product-sum operation for binary DNN edge processors," Dig Tech Pap IEEE Int Solid State Circuits Conf **61**, 496–498 (2018).

<sup>115</sup> T.-H. Wen, J.-M. Hung, H.-H. Hsu, Y. Wu, F.-C. Chang, C.-Y. Li, C.-H. Chien, C.-I. Su, W.-S. Khwa, J.-J. Wu, C.-C. Lo, R.-S. Liu, C.-C. Hsieh, K.-T. Tang, M.-S. Ho, Y.-D. Chih, T.-Y.J. Chang, and M.-F. Chang, "A 28nm Nonvolatile AI Edge Processor using 4Mb Analog-Based Near-Memory-Compute ReRAM with 27.2 TOPS/W for Tiny AI Edge Devices," in *2023 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and Circuits)*, (IEEE, 2023), pp. 1–2.

<sup>116</sup> S.D. Spetalnick, M. Chang, S. Konno, B. Crafton, A.S. Lele, W.-S. Khwa, Y.-D. Chih, M.-F. Chang, and A. Raychowdhury, "A 2.38 MCells/mm2 9.81 -350 TOPS/W RRAM Compute-in-Memory Macro in 40nm CMOS with Hybrid Offset/IOFF Cancellation and ICELL RBLSL Drop Mitigation," in *2023 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and Circuits)*, (IEEE, 2023), pp. 1–2.

<sup>117</sup> M. Chang, A.S. Lele, S.D. Spetalnick, B. Crafton, S. Konno, Z. Wan, A. Bhat, W.S. Khwa, Y. Der Chih, M.F. Chang, and A. Raychowdhury, "A 73.53TOPS/W 14.74TOPS Heterogeneous RRAM In-Memory and SRAM Near-Memory SoC for Hybrid Frame and Event-Based Target Tracking," in *2023 IEEE International Solid-State Circuits Conference (ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2023), pp. 426–428.

<sup>118</sup> W.H. Huang, T.H. Wen, J.M. Hung, W.S. Khwa, Y.C. Lo, C.J. Jhang, H.H. Hsu, Y.H. Chin, Y.C. Chen, C.C. Lo, R.S. Liu, K.T. Tang, C.C. Hsieh, Y. Der Chih, T.Y. Chang, and M.F. Chang, "A Nonvolatile Al-Edge Processor with 4MB SLC-MLC Hybrid-Mode ReRAM Compute-in-Memory Macro and 51.4-251TOPS/W," in *2023 IEEE International Solid-State Circuits Conference (ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2023), pp. 258–260.

<sup>119</sup> J.M. Hung, C.X. Xue, H.Y. Kao, Y.H. Huang, F.C. Chang, S.P. Huang, T.W. Liu, C.J. Jhang, C.I. Su, W.S. Khwa, C.C. Lo, R.S. Liu, C.C. Hsieh, K.T. Tang, M.S. Ho, C.C. Chou, Y. Der Chih, T.Y.J. Chang, and M.F. Chang, "A four-megabit compute-in-memory macro with eight-bit precision based on CMOS and resistive random-access memory for AI edge devices," Nat Electron **4**(12), 921–930 (2021).

<sup>120</sup> M. Chang, S.D. Spetalnick, B. Crafton, W.S. Khwa, Y. Der Chih, M.F. Chang, and A. Raychowdhury, "A 40nm 60.64TOPS/W ECC-Capable Compute-in-Memory/Digital 2.25MB/768KB RRAM/SRAM System with Embedded Cortex M3 Microprocessor for Edge Recommendation Systems," in *2022 IEEE International Solid-State Circuits Conference (ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 270–272.

<sup>121</sup> S.D. Spetalnick, M. Chang, B. Crafton, W.S. Khwa, Y. Der Chih, M.F. Chang, and A. Raychowdhury, "A 40nm 64kb 26.56TOPS/W 2.37Mb/mm2RRAM Binary/Compute-in-Memory Macro with 4.23x Improvement in Density and >75% Use of Sensing Dynamic Range," in *2022 IEEE International Solid-State Circuits Conference (ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 268–270.

10

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

<sup>122</sup> J.M. Hung, Y.H. Huang, S.P. Huang, F.C. Chang, T.H. Wen, C.I. Su, W.S. Khwa, C.C. Lo, R.S. Liu, C.C. Hsieh, K.T. Tang, Y. Der Chih, T.Y.J. Chang, and M.F. Chang, "An 8-Mb DC-Current-Free Binary-to-8b Precision ReRAM Nonvolatile Computing-in-Memory Macro using Time-Space-Readout with 1286.4-21.6TOPS/W for Edge-AI Devices," in *2022 IEEE International Solid-State Circuits Conference (ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 182–184.

<sup>123</sup> C.X. Xue, J.M. Hung, H.Y. Kao, Y.H. Huang, S.P. Huang, F.C. Chang, P. Chen, T.W. Liu, C.J. Jhang, C.I. Su, W.S. Khwa, C.C. Lo, R.S. Liu, C.C. Hsieh, K.T. Tang, Y. Der Chih, T.Y.J. Chang, and M.F. Chang, "16.1 A 22nm 4Mb 8b-Precision ReRAM Computing-in-Memory Macro with 11.91 to 195.7TOPS/W for Tiny AI Edge Devices," in *2021 IEEE International Solid-State Circuits Conference (ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2021), pp. 245–247.

<sup>124</sup> C.X. Xue, Y.C. Chiu, T.W. Liu, T.Y. Huang, J.S. Liu, T.W. Chang, H.Y. Kao, J.H. Wang, S.Y. Wei, C.Y. Lee, S.P. Huang, J.M. Hung, S.H. Teng, W.C. Wei, Y.R. Chen, T.H. Hsu, Y.K. Chen, Y.C. Lo, T.H. Wen, C.C. Lo, R.S. Liu, C.C. Hsieh, K.T. Tang, M.S. Ho, C.Y. Su, C.C. Chou, Y. Der Chih, and M.F. Chang, "A CMOS-integrated compute-in-memory macro based on resistive random-access memory for AI edge devices," Nat Electron **4**(1), 81–90 (2020).

<sup>125</sup> M. Le Gallo, R. Khaddam-Aljameh, M. Stanisavljevic, A. Vasilopoulos, B. Kersting, M. Dazzi, G. Karunaratne, M. Brändli, A. Singh, S.M. Müller, J. Büchel, X. Timoneda, V. Joshi, M.J. Rasch, U. Egger, A. Garofalo, A. Petropoulos, T. Antonakopoulos, K. Brew, S. Choi, I. Ok, T. Philip, V. Chan, C. Silvestre, I. Ahsan, N. Saulnier, V. Narayanan, P.A. Francese, E. Eleftheriou, and A. Sebastian, "A 64-core mixed-signal in-memory compute chip based on phase-change memory for deep neural network inference," Nat Electron, 1–14 (2023).

<sup>126</sup> G.W. Burr, P. Narayanan, S. Ambrogio, A. Okazaki, H. Tsai, K. Hosokawa, C. Mackin, A. Nomura, T. Yasuda, J. Demarest, K.W. Brew, V. Chan, S. Choi, T. Gordon, T.M. Levin, A. Friz, M. Ishii, Y. Kohda, A. Chen, A. Fasoli, J. Luquin, N. Saulnier, S. Teehan, I. Ahsan, and V. Narayanan, "Phase Change Memorybased Hardware Accelerators for Deep Neural Networks," in *IEEE Symposium on VLSI Technology and Circuits*, (IEEE, 2023), pp. 1–2.

<sup>127</sup> W.S. Khwa, Y.C. Chiu, C.J. Jhang, S.P. Huang, C.Y. Lee, T.H. Wen, F.C. Chang, S.M. Yu, T.Y. Lee, and M.F. Chang, "A 40-nm, 2M-Cell, 8b-Precision, Hybrid SLC-MLC PCM Computing-in-Memory Macro with 20.5 - 65.0TOPS/W for Tiny-Al Edge Devices," in *2022 IEEE International Solid-State Circuits Conference (ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 180–182.

<sup>128</sup> R. Khaddam-Aljameh, M. Stanisavljevic, J. Fornt Mas, G. Karunaratne, M. Braendli, F. Liu, A. Singh, S.M. Muller, U. Egger, A. Petropoulos, T. Antonakopoulos, K. Brew, S. Choi, I. Ok, F.L. Lie, N. Saulnier, V. Chan, I. Ahsan, V. Narayanan, S.R. Nandakumar, M. Le Gallo, P.A. Francese, A. Sebastian, and E. Eleftheriou, "HERMES Core-A 14nm CMOS and PCM-based In-Memory Compute Core using an array of 300ps/LSB Linearized CCO-based ADCs and local digital processing," in *2021 Symposium on VLSI Circuits*, (Institute of Electrical and Electronics Engineers Inc., 2021).

<sup>129</sup> W.S. Khwa, K. Akarvardar, Y.S. Chen, Y.C. Chiu, J.C. Liu, J.J. Wu, H.Y. Lee, S.M. Yu, C.H. Lee, and T.C. Chen, "MLC PCM Techniques to Improve Nerual Network Inference Retention Time by 105X and Reduce Accuracy Degradation by 10.8 X," in *2021 Symposium on VLSI Technology*, (IEEE, 2021), pp. 1–2.

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

<sup>130</sup> H. Tsai, S. Ambrogio, C. MacKin, P. Narayanan, R.M. Shelby, K. Rocki, A. Chen, and G.W. Burr, "Inference of Long-Short Term Memory networks at software-equivalent accuracy using 2.5M analog Phase Change Memory devices," in *Digest of Technical Papers - Symposium on VLSI Technology*, (Institute of Electrical and Electronics Engineers Inc., 2019), pp. T82–T83.

<sup>131</sup> Y.C. Chiu, W.S. Khwa, C.Y. Li, F.L. Hsieh, Y.A. Chien, G.Y. Lin, P.J. Chen, T.H. Pan, D.Q. You, F.Y. Chen, A. Lee, C.C. Lo, R.S. Liu, C.C. Hsieh, K.T. Tang, Y. Der Chih, T.Y. Chang, and M.F. Chang, "A 22nm 8Mb STT-MRAM Near-Memory-Computing Macro with 8b-Precision and 46.4-160.1TOPS/W for Edge-AI Devices," in *023 IEEE International Solid-State Circuits Conference (ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2023), pp. 496–498.

<sup>132</sup> H. Cai, Z. Bian, Y. Hou, Y. Zhou, J. Le Cui, Y. Guo, X. Tian, B. Liu, X. Si, Z. Wang, J. Yang, and W. Shan,
"33.4 A 28nm 2Mb STT-MRAM Computing-in-Memory Macro with a Refined Bit-Cell and 22.4 41.5TOPS/W for AI Inference," in *2023 IEEE International Solid-State Circuits Conference (ISSCC)*,
(Institute of Electrical and Electronics Engineers Inc., 2023), pp. 500–502.

<sup>133</sup> Y.C. Chiu, C.S. Yang, S.H. Teng, H.Y. Huang, F.C. Chang, Y. Wu, Y.A. Chien, F.L. Hsieh, C.Y. Li, G.Y. Lin, P.J. Chen, T.H. Pan, C.C. Lo, W.S. Khwa, R.S. Liu, C.C. Hsieh, K.T. Tang, C.P. Lo, Y. Der Chih, Tsung-Yung, J. Chang, and M.F. Chang, "A 22nm 4Mb STT-MRAM Data-Encrypted Near-Memory Computation Macro with a 192GB/s Read-and-Decryption Bandwidth and 25.1-55.1TOPS/W 8b MAC for AI Operations," in *2022 IEEE International Solid-State Circuits Conference (ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 178–180.

<sup>134</sup> D. Rossi, F. Conti, M. Eggiman, A. Di Mauro, G. Tagliavini, S. Mach, M. Guermandi, A. Pullini, I. Loi, J. Chen, E. Flamand, and L. Benini, "Vega: A Ten-Core SoC for IoT Endnodes with DNN Acceleration and Cognitive Wake-Up from MRAM-Based State-Retentive Sleep Mode," IEEE J Solid-State Circuits **57**(1), 127–139 (2022).

<sup>135</sup> T.C. Chang, Y.C. Chiu, C.Y. Lee, J.M. Hung, K.T. Chang, C.X. Xue, S.Y. Wu, H.Y. Kao, P. Chen, H.Y. Huang, S.H. Teng, and M.F. Chang, "13.4 A 22nm 1Mb 1024b-Read and Near-Memory-Computing Dual-Mode STT-MRAM Macro with 42.6GB/s Read Bandwidth for Security-Aware Mobile Devices," in *2020 IEEE International Solid-State Circuits Conference-(ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2020), pp. 224–226.

<sup>136</sup> Y.C. Chiu, W.S. Khwa, C.S. Yang, S.H. Teng, H.Y. Huang, F.C. Chang, Y. Wu, Y.A. Chien, F.L. Hsieh, C.Y. Li, G.Y. Lin, P.J. Chen, T.H. Pan, C.C. Lo, R.S. Liu, C.C. Hsieh, K.T. Tang, M.S. Ho, C.P. Lo, Y. Der Chih, T.Y.J. Chang, and M.F. Chang, "A CMOS-integrated spintronic compute-in-memory macro for secure AI edge devices," Nat Electron **6**(7), 534–543 (2023).

<sup>137</sup> W.H. Chen, C. Dou, K.X. Li, W.Y. Lin, P.Y. Li, J.H. Huang, J.H. Wang, W.C. Wei, C.X. Xue, Y.C. Chiu, Y.C. King, C.J. Lin, R.S. Liu, C.C. Hsieh, K.T. Tang, J.J. Yang, M.S. Ho, and M.F. Chang, "CMOS-integrated memristive non-volatile computing-in-memory for AI edge processors," Nat Electron **2**(9), 420–428 (2019).

<sup>138</sup> C.X. Xue, W.H. Chen, J.S. Liu, J.F. Li, W.Y. Lin, W.E. Lin, J.H. Wang, W.C. Wei, T.W. Chang, T.C. Chang, T.Y. Huang, H.Y. Kao, S.Y. Wei, Y.C. Chiu, C.Y. Lee, C.C. Lo, Y.C. King, C.J. Lin, R.S. Liu, C.C. Hsieh, K.T. Tang, and M.F. Chang, "24.1 A 1Mb Multibit ReRAM Computing-In-Memory Macro with 14.6ns Parallel MAC

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

Computing Time for CNN Based AI Edge Processors," in 2019 IEEE International Solid-State Circuits Conference-(ISSCC), (Institute of Electrical and Electronics Engineers Inc., 2019), pp. 388–390.

<sup>139</sup> J.W. Su, Y.C. Chou, R. Liu, T.W. Liu, P.J. Lu, P.C. Wu, Y.L. Chung, L.Y. Hung, J.S. Ren, T. Pan, S.H. Li, S.C. Chang, S.S. Sheu, W.C. Lo, C.I. Wu, X. Si, C.C. Lo, R.S. Liu, C.C. Hsieh, K.T. Tang, and M.F. Chang, "16.3 A 28nm 384kb 6T-SRAM Computation-in-Memory Macro with 8b Precision for AI Edge Chips," in *2021 IEEE International Solid-State Circuits Conference (ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2021), pp. 250–252.

<sup>140</sup> Z. Jiang, S. Yin, J.S. Seo, and M. Seok, "C3SRAM: An In-Memory-Computing SRAM Macro Based on Robust Capacitive Coupling Computing Mechanism," IEEE J Solid-State Circuits **55**(7), 1888–1897 (2020).

<sup>141</sup> M. Hu, J.P. Strachan, Z. Li, E.M. Grafals, N. Davila, C. Graves, S. Lam, N. Ge, J.J. Yang, and R.S. Williams, "Dot-product engine for neuromorphic computing: Programming 1T1M crossbar to accelerate matrixvector multiplication," in *Proceedings of the 53rd Annual Design Automation Conference*, (Institute of Electrical and Electronics Engineers Inc., 2016).

<sup>142</sup> C.X. Xue, T.Y. Huang, J.S. Liu, T.W. Chang, H.Y. Kao, J.H. Wang, T.W. Liu, S.Y. Wei, S.P. Huang, W.C. Wei, Y.R. Chen, T.H. Hsu, Y.K. Chen, Y.C. Lo, T.H. Wen, C.C. Lo, R.S. Liu, C.C. Hsieh, K.T. Tang, and M.F. Chang, "A 22nm 2Mb ReRAM Compute-in-Memory Macro with 121-28TOPS/W for Multibit MAC Computing for Tiny AI Edge Devices," in *2020 IEEE International Solid-State Circuits Conference-(ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2020), pp. 244–246.

<sup>143</sup> Y. He, H. Diao, C. Tang, W. Jia, X. Tang, Y. Wang, J. Yue, X. Li, H. Yang, H. Jia, and Y. Liu, "7.3 A 28nm 38-to-102-TOPS/W 8b Multiply-Less Approximate Digital SRAM Compute-In-Memory Macro for Neural-Network Inference," in *2023 IEEE International Solid-State Circuits Conference (ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2023), pp. 130–132.

<sup>144</sup> A. Guo, X. Si, X. Chen, F. Dong, X. Pu, D. Li, Y. Zhou, L. Ren, Y. Xue, X. Dong, H. Gao, Y. Zhang, J. Zhang, Y. Kong, T. Xiong, B. Wang, H. Cai, W. Shan, and J. Yang, "A 28nm 64-kb 31.6-TFLOPS/W Digital-Domain Floating-Point-Computing-Unit and Double-Bit 6T-SRAM Computing-in-Memory Macro for Floating-Point CNNs," in *2023 IEEE International Solid-State Circuits Conference (ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2023), pp. 128–130.

<sup>145</sup> G. Jedhe, C. Deshpande, S. Kumar, C.X. Xue, Z. Guo, R. Garg, K.S. Jway, E.J. Chang, J. Liang, Z. Wan, and Z. Pan, "A 12nm 137 TOPS/W Digital Compute-In-Memory using Foundry 8T SRAM Bitcell supporting 16 Kernel Weight Sets for AI Edge Applications," in *2023 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and Circuits)*, (Institute of Electrical and Electronics Engineers Inc., 2023).

<sup>146</sup> J. Zhang, Z. Wang, and N. Verma, "A machine-learning classifier implemented in a standard 6T SRAM array," in *2016 leee Symposium on VIsi Circuits (VIsi-Circuits)*, (Institute of Electrical and Electronics Engineers Inc., 2016).

<sup>147</sup> Z. Jiang, S. Yin, M. Seok, and J.S. Seo, "XNOR-SRAM: In-memory computing SRAM macro for binary/ternary deep neural networks," in *2018 IEEE Symposium on VLSI Technology*, (Institute of Electrical and Electronics Engineers Inc., 2018), pp. 173–174.

<sup>148</sup> H. Valavi, P.J. Ramadge, E. Nestler, and N. Verma, "A Mixed-Signal Binarized Convolutional-Neural-Network Accelerator Integrating Dense Weight Storage and Multiplication for Reduced Data

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

Movement," in 2018 IEEE Symposium on VLSI Circuits, (Institute of Electrical and Electronics Engineers Inc., 2018), pp. 141–142.

<sup>149</sup> S.K. Gonugondla, M. Kang, and N. Shanbhag, "A 42pJ/decision 3.12TOPS/W robust in-memory machine learning classifier with on-chip training," in *2018 IEEE International Solid-State Circuits Conference-(ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2018), pp. 490–492.

<sup>150</sup> A. Biswas, and A.P. Chandrakasan, "Conv-RAM: An energy-efficient SRAM with embedded convolution computation for low-power CNN-based machine learning applications," in *2018 IEEE International Solid-State Circuits Conference-(ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2018), pp. 488–490.

<sup>151</sup> Z. Zhang, J.J. Chen, X. Si, Y.N. Tu, J.W. Su, W.H. Huang, J.H. Wang, W.C. Wei, Y.C. Chiu, J.M. Hong, S.S. Sheu, S.H. Li, R.S. Liu, C.C. Hsieh, K.T. Tang, and M.F. Chang, "A 55nm 1-to-8 bit Configurable 6T SRAM based Computing-in-Memory Unit-Macro for CNN-based AI Edge Processors," in *2019 IEEE Asian Solid-State Circuits Conference (A-SSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2019), pp. 217–218.

<sup>152</sup> R. Guo, Y. Liu, S. Zheng, S.Y. Wu, P. Ouyang, W.S. Khwa, X. Chen, J.J. Chen, X. Li, L. Liu, M.F. Chang, S. Wei, and S. Yin, "A 5.1pJ/Neuron 127.3us/Inference RNN-based Speech Recognition Processor using 16 Computing-in-Memory SRAM Macros in 65nm CMOS," in *2019 Symposium on VLSI Circuits*, (Institute of Electrical and Electronics Engineers Inc., 2019), pp. C120–C121.

<sup>153</sup> J. Kim, J. Koo, T. Kim, Y. Kim, H. Kim, S. Yoo, and J.J. Kim, "Area-Efficient and Variation-Tolerant In-Memory BNN Computing using 6T SRAM Array," in *2019 Symposium on VLSI Circuits*, (Institute of Electrical and Electronics Engineers Inc., 2019), pp. C118–C119.

<sup>154</sup> S. Okumura, M. Yabuuchi, K. Hijioka, and K. Nose, "A Ternary Based Bit Scalable, 8.80 TOPS/W CNN accelerator with Many-core Processing-in-memory Architecture with 896K synapses/mm2," in *2019 Symposium on VLSI Circuits*, (Institute of Electrical and Electronics Engineers Inc., 2019), pp. C248–C249.

<sup>155</sup> X. Si, J.J. Chen, Y.N. Tu, W.H. Huang, J.H. Wang, Y.C. Chiu, W.C. Wei, S.Y. Wu, X. Sun, R. Liu, S. Yu, R.S. Liu, C.C. Hsieh, K.T. Tang, Q. Li, and M.F. Chang, "24.5 A Twin-8T SRAM Computation-In-Memory Macro for Multiple-Bit CNN-Based Machine Learning," in *2019 IEEE International Solid-State Circuits Conference-(ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2019), pp. 396–398.

<sup>156</sup> C. Yu, T. Yoo, T.T.H. Kim, K.C.T. Chuan, and B. Kim, "A 16K Current-Based 8T SRAM Compute-In-Memory Macro with Decoupled Read/Write and 1-5bit Column ADC," in *2020 IEEE Custom Integrated Circuits Conference (CICC)*, (Institute of Electrical and Electronics Engineers Inc., 2020).

<sup>157</sup> X. Si, Y.N. Tu, W.H. Huanq, J.W. Su, P.J. Lu, J.H. Wang, T.W. Liu, S.Y. Wu, R. Liu, Y.C. Chou, Z. Zhang, S.H. Sie, W.C. Wei, Y.C. Lo, T.H. Wen, T.H. Hsu, Y.K. Chen, W. Shih, C.C. Lo, R.S. Liu, C.C. Hsieh, K.T. Tang, N.C. Lien, W.C. Shih, Y. He, Q. Li, and M.F. Chang, "A 28nm 64Kb 6T SRAM Computing-in-Memory Macro with 8b MAC Operation for AI Edge Chips," in *2020 IEEE International Solid-State Circuits Conference-(ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2020), pp. 246–248.

<sup>158</sup> J.W. Su, X. Si, Y.C. Chou, T.W. Chang, W.H. Huang, Y.N. Tu, R. Liu, P.J. Lu, T.W. Liu, J.H. Wang, Z. Zhang, H. Jiang, S. Huang, C.C. Lo, R.S. Liu, C.C. Hsieh, K.T. Tang, S.S. Sheu, S.H. Li, H.Y. Lee, S.C. Chang, S. Yu, and M.F. Chang, "A 28nm 64Kb Inference-Training Two-Way Transpose Multibit 6T SRAM Compute-in-

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

AIP Publishing

Memory Macro for AI Edge Chips," in 2020 IEEE International Solid-State Circuits Conference-(ISSCC), (Institute of Electrical and Electronics Engineers Inc., 2020), pp. 240–242.

<sup>159</sup> Q. Dong, M.E. Sinangil, B. Erbagci, D. Sun, W.S. Khwa, H.J. Liao, Y. Wang, and J. Chang, "A 351TOPS/W and 372.4GOPS Compute-in-Memory SRAM Macro in 7nm FinFET CMOS for Machine-Learning Applications," in *2020 IEEE International Solid-State Circuits Conference-(ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2020), pp. 242–244.

<sup>160</sup> P.C. Wu, J.W. Su, Y.L. Chung, L.Y. Hong, J.S. Ren, F.C. Chang, Y. Wu, H.Y. Chen, C.H. Lin, H.M. Hsiao, S.H. Li, S.S. Sheu, S.C. Chang, W.C. Lo, C.C. Lo, R.S. Liu, C.C. Hsieh, K.T. Tang, C.I. Wu, and M.F. Chang, "A 28nm 1Mb Time-Domain Computing-in-Memory 6T-SRAM Macro with a 6.6ns Latency, 1241GOPS and 37.01TOPS/W for 8b-MAC Operations for Edge-AI Devices," in *2022 IEEE International Solid-State Circuits Conference (ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 190–192.

<sup>161</sup> J.O. Seo, M. Seok, and S.H. Cho, "ARCHON: A 332.7TOPS/W 5b Variation-Tolerant Analog CNN Processor Featuring Analog Neuronal Computation Unit and Analog Memory," in *2022 IEEE International Solid-State Circuits Conference (ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 258–260.

<sup>162</sup> P.C. Wu, J.W. Su, L.Y. Hong, J.S. Ren, C.H. Chien, H.Y. Chen, C.E. Ke, H.M. Hsiao, S.H. Li, S.S. Sheu, W.C. Lo, S.C. Chang, C.C. Lo, R.S. Liu, C.C. Hsieh, K.T. Tang, and M.F. Chang, "A 22nm 832Kb Hybrid-Domain Floating-Point SRAM In-Memory-Compute Macro with 16.2-70.2TFLOPS/W for High-Accuracy AI-Edge Devices," in *2023 IEEE International Solid-State Circuits Conference (ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2023), pp. 126–128.

<sup>163</sup> B. Wang, C. Xue, Z. Feng, Z. Zhang, H. Liu, L. Ren, X. Li, A. Yin, T. Xiong, Y. Xue, S. He, Y. Kong, Y. Zhou, A. Guo, X. Si, and J. Yang, "A 28nm Horizontal-Weight-Shift and Vertical-feature-Shift-Based Separate-WL 6T-SRAM Computation-in-Memory Unit-Macro for Edge Depthwise Neural-Networks," in *2023 IEEE International Solid-State Circuits Conference (ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2023), pp. 134–136.

<sup>164</sup> P. Chen, M. Wu, W. Zhao, J. Cui, Z. Wang, Y. Zhang, Q. Wang, J. Ru, L. Shen, T. Jia, Y. Ma, L. Ye, and R. Huang, "7.8 A 22nm Delta-Sigma Computing-In-Memory (ΔΣCIM) SRAM Macro with Near-Zero-Mean Outputs and LSB-First ADCs Achieving 21.38TOPS/W for 8b-MAC Edge AI Processing," in *2023 IEEE International Solid-State Circuits Conference (ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2023), pp. 140–142.

<sup>165</sup> R. Mochida, K. Kouno, Y. Hayata, M. Nakayama, T. Ono, H. Suwa, R. Yasuhara, K. Katayama, T. Mikawa, and Y. Gohou, "A 4M synapses integrated analog ReRAM based 66.5 TOPS/W neural-network processor with cell current controlled writing and flexible network architecture," in *2018 IEEE Symposium on VLSI Technology*, (Institute of Electrical and Electronics Engineers Inc., 2018), pp. 175–176.

<sup>166</sup> Q. Liu, B. Gao, P. Yao, D. Wu, J. Chen, Y. Pang, W. Zhang, Y. Liao, C.X. Xue, W.H. Chen, J. Tang, Y. Wang, M.F. Chang, H. Qian, and H. Wu, "A Fully Integrated Analog ReRAM Based 78.4TOPS/W Compute-In-Memory Chip with Fully Parallel MAC Computing," in *2020 IEEE International Solid-State Circuits Conference-(ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2020), pp. 500–502.

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

ACCEPTED MANUSCRIPT

APL Materials

AIP Publishing This is the author's peer reviewed, accepted manuscript. However,

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

<sup>167</sup> J.H. Yoon, M. Chang, W.S. Khwa, Y. Der Chih, M.F. Chang, and A. Raychowdhury, "29.1 A 40nm 64Kb 56.67TOPS/W Read-Disturb-Tolerant Compute-in-Memory/Digital RRAM Macro with Active-Feedback-Based Read and In-Situ Write Verification," in *2021 IEEE International Solid-State Circuits Conference (ISSCC)*, (Institute of Electrical and Electronics Engineers Inc., 2021), pp. 404–406.

<sup>168</sup> H. Jiang, W. Li, S. Huang, and S. Yu, "A 40nm Analog-Input ADC-Free Compute-in-Memory RRAM Macro with Pulse-Width Modulation between Sub-arrays," in *2022 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and Circuits)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 266–267.

<sup>169</sup> J.M. Correll, L. Jie, S. Song, S. Lee, J. Zhu, W. Tang, L. Wormald, J. Erhardt, N. Breil, R. Quon, D. Kamalanathan, S. Krishnan, M. Chudzik, Z. Zhang, W.D. Lu, and M.P. Flynn, "An 8-bit 20.7 TOPS/W Multi-Level Cell ReRAM-based Compute Engine," in *2022 IEEE Symposium on VLSI Technology and Circuits* (*VLSI Technology and Circuits*), (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 264–265.

<sup>170</sup> Q. Shao, P. Li, L. Liu, H. Yang, S. Fukami, A. Razavi, H. Wu, K. Wang, F. Freimuth, Y. Mokrousov, M.D.
Stiles, S. Emori, A. Hoffmann, J. Akerman, K. Roy, J.P. Wang, S.H. Yang, K. Garello, and W. Zhang,
"Roadmap of Spin-Orbit Torques," IEEE Trans Magn 57(7), (2021).

<sup>171</sup> S. Manipatruni, D.E. Nikonov, C.C. Lin, B. Prasad, Y.L. Huang, A.R. Damodaran, Z. Chen, R. Ramesh, and I.A. Young, "Voltage control of unidirectional anisotropy in ferromagnet-multiferroic system," Sci Adv **4**(11), (2018).

<sup>172</sup> A. V. Kimel, A. Kirilyuk, A. Tsvetkov, R. V. Pisarev, and T. Rasing, "Laser-induced ultrafast spin reorientation in the antiferromagnet TmFeO3," Nature **429**(6994), 850–853 (2004).

<sup>173</sup> K. Carva, P. Baláž, and I. Radu, "Laser-Induced Ultrafast Magnetic Phenomena," in *Handbook of Magnetic Materials*, (Elsevier, 2017), pp. 291–463.

<sup>174</sup> T. Jungwirth, X. Marti, P. Wadley, and J. Wunderlich, "Antiferromagnetic spintronics," Nat Nanotechnol **11**(3), 231–241 (2016).

<sup>175</sup> P. Wadley, B. Howells, J. Železný, C. Andrews, V. Hills, R.P. Campion, V. Novák, K. Olejník, F.
Maccherozzi, S.S. Dhesi, S.Y. Martin, T. Wagner, J. Wunderlich, F. Freimuth, Y. Mokrousov, J. Kuneš, J.S.
Chauhan, M.J. Grzybowski, A.W. Rushforth, K. Edmond, B.L. Gallagher, and T. Jungwirth, "Spintronics:
Electrical switching of an antiferromagnet," Science (1979) **351**(6273), 587–590 (2016).

<sup>176</sup> S. Hameed, B. Voigt, J. Dewey, W. Moore, D. Pelc, B. Das, S. El-Khatib, J. Garcia-Barriocanal, B. Luo, N. Seaton, G. Yu, C. Leighton, and M. Greven, "Electrochemical mechanism of ionic-liquid gating in antiferromagnetic Mott-insulating NiS2 single crystals," Phys Rev Mater **6**(6), 064601 (2022).

<sup>177</sup> S. Zhao, Z. Zhou, B. Peng, M. Zhu, M. Feng, Q. Yang, Y. Yan, W. Ren, Z.-G. Ye, Y. Liu, M. Liu, S. Zhao, Z. Zhou, B. Peng, M. Zhu, M. Feng, Q. Yang, Y. Yan, W. Ren, Z. Ye, M. Liu, and Y. Liu, "Quantitative Determination on Ionic-Liquid-Gating Control of Interfacial Magnetism," Advanced Materials **29**(17), 1606478 (2017).

<sup>178</sup> Q. Yang, L. Wang, Z. Zhou, L. Wang, Y. Zhang, S. Zhao, G. Dong, Y. Cheng, T. Min, Z. Hu, W. Chen, K. Xia, and M. Liu, "Ionic liquid gating control of RKKY interaction in FeCoB/Ru/FeCoB and (Pt/Co)2/Ru/(Co/Pt)2 multilayers," Nat Commun **9**(1), 1–11 (2018).

ACCEPTED MANUSCRIPT

AIP Publishing APL Materials PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

This is the author's peer reviewed, accepted manuscript. However,

<sup>179</sup> J. Zhang, P. V. Lukashev, S.S. Jaswal, and E.Y. Tsymbal, "Model of orbital populations for voltagecontrolled magnetic anisotropy in transition-metal thin films," Phys Rev B **96**(1), 014435 (2017).

<sup>180</sup> L.Y. Chen, C.L. Chen, K.X. Jin, al -, P. Dong, W. Li, S. Zheng, P. V Lukashev, J.D. Burton, S.S. Jaswal, and E.Y. Tsymbal, "Ferroelectric control of the magnetocrystalline anisotropy of the Fe/BaTiO3(001) interface," Journal of Physics: Condensed Matter **24**(22), 226003 (2012).

<sup>181</sup> S. Sahoo, S. Polisetty, C.G. Duan, S.S. Jaswal, E.Y. Tsymbal, and C. Binek, "Ferroelectric control of magnetism in BaTi O3 Fe heterostructures via interface strain coupling," Phys Rev B **76**(9), 092108 (2007).

<sup>182</sup> C.W. Nan, M.I. Bichurin, S. Dong, D. Viehland, and G. Srinivasan, "Multiferroic magnetoelectric composites: Historical perspective, status, and future directions," J Appl Phys **103**(3), 31101 (2008).

<sup>183</sup> Y. Wang, J. Hu, Y. Lin, and C.W. Nan, "Multiferroic magnetoelectric composite nanostructures," NPG Asia Mater **2**(2), 61–68 (2010).

<sup>184</sup> Y. Wang, J. Li, and D. Viehland, "Magnetoelectrics for magnetic sensor applications: status, challenges and perspectives," Materials Today **17**(6), 269–275 (2014).

<sup>185</sup> X. Xu, and C. Binek, "Magnetoelectric Multiferroic Materials," Encyclopedia of Materials: Electronics, 633–649 (2023).

<sup>186</sup> W. Kleemann, and C. Binek, "Multiferroic and Magnetoelectric Materials," Springer Tracts in Modern Physics **246**, 163–187 (2013).

<sup>187</sup> K.F. Wang, J.M. Liu, and Z.F. Ren, "Multiferroicity: the coupling between magnetic and polarization orders," Adv Phys **58**(4), 321–448 (2009).

<sup>188</sup> P. Kumar, "Multiferroic Materials and their Properties," Integrated Ferroelectrics **131**(1), 25–35 (2011).

<sup>189</sup> R.C. Peng, J.M. Hu, K. Momeni, J.J. Wang, L.Q. Chen, and C.W. Nan, "Fast 180° magnetization switching in a strain-mediated multiferroic heterostructure driven by a voltage," Sci Rep **6**(1), 1–9 (2016).

<sup>190</sup> J.T. Heron, J.L. Bosse, Q. He, Y. Gao, M. Trassin, L. Ye, J.D. Clarkson, C. Wang, J. Liu, S. Salahuddin, D.C. Ralph, D.G. Schlom, J. Íñiguez, B.D. Huey, and R. Ramesh, "Deterministic switching of ferromagnetism at room temperature using an electric field," Nature **516**(7531), 370–373 (2014).

<sup>191</sup> P. Borisov, A. Hochstrat, X. Chen, W. Kleemann, and C. Binek, "Magnetoelectric switching of exchange bias," Phys Rev Lett **94**(11), 117203 (2005).

<sup>192</sup> X. He, Y. Wang, N. Wu, A.N. Caruso, E. Vescovo, K.D. Belashchenko, P.A. Dowben, and C. Binek, "Robust isothermal electric control of exchange bias at room temperature," Nat Mater **9**(7), 579–585 (2010).

<sup>193</sup> S.M. Wu, S.A. Cybart, P. Yu, M.D. Rossell, J.X. Zhang, R. Ramesh, and R.C. Dynes, "Reversible electric control of exchange bias in a multiferroic field-effect device," Nat Mater **9**(9), 756–761 (2010).
<sup>194</sup> W. Echtenkamp, M. Street, A. Mahmood, and C. Binek, "Tuning the Effective Anisotropy in a Voltage-Susceptible Exchange-Bias Heterosystem," Phys Rev Appl **7**(3), 034015 (2017).

<sup>195</sup> A. Mahmood, W. Echtenkamp, M. Street, J.L. Wang, S. Cao, T. Komesu, P.A. Dowben, P. Buragohain, H. Lu, A. Gruverman, A. Parthasarathy, S. Rakheja, and C. Binek, "Voltage controlled Néel vector rotation in zero magnetic field," Nat Commun **12**(1), 1–8 (2021).

<sup>196</sup> T. Moriyama, Y. Shiratsuchi, T. Iino, H. Aono, M. Suzuki, T. Nakamura, Y. Kotani, R. Nakatani, K. Nakamura, and T. Ono, "Giant Anomalous Hall Conductivity at the Pt/Cr 2O3 Interface," Phys Rev Appl **13**(3), 034052 (2020).

<sup>197</sup> L. Šmejkal, Y. Mokrousov, B. Yan, and A.H. MacDonald, "Topological antiferromagnetic spintronics," Nat Phys **14**(3), 242–251 (2018).

<sup>198</sup> D.F. Shao, G. Gurung, S.H. Zhang, and E.Y. Tsymbal, "Dirac Nodal Line Metal for Topological Antiferromagnetic Spintronics," Phys Rev Lett **122**(7), 077203 (2019).

<sup>199</sup> H. Schmid, H.-Y. Kuo, A. Slinger, K. Bhattacharya, N. Ortega, A. Kumar, and J.F. Scott, "Magnetoelectronics with magnetoelectrics," Journal of Physics: Condensed Matter **17**(2), L39 (2004).

<sup>200</sup> X. Chen, A. Hochstrat, P. Borisov, and W. Kleemann, "Magnetoelectric exchange bias systems in spintronics," Appl Phys Lett **89**(20), 202508 (2006).

<sup>201</sup> P.A. Dowben, D.E. Nikonov, A. Marshall, and C. Binek, "Magneto-electric antiferromagnetic spin-orbit logic devices," Appl Phys Lett **116**(8), (2020).

<sup>202</sup> V. Baltz, A. Manchon, M. Tsoi, T. Moriyama, T. Ono, and Y. Tserkovnyak, "Antiferromagnetic spintronics," Rev Mod Phys **90**(1), 015005 (2018).

<sup>203</sup> M. Street, W. Echtenkamp, T. Komesu, S. Cao, P.A. Dowben, and C. Binek, "Increasing the Néel temperature of magnetoelectric chromia for voltage-controlled spintronics," Appl Phys Lett **104**(22), 16 (2014).

<sup>204</sup> N. Wu, X. He, A.L. Wysocki, U. Lanke, T. Komesu, K.D. Belashchenko, C. Binek, and P.A. Dowben, "Imaging and control of surface magnetization domains in a magnetoelectric antiferromagnet," Phys Rev Lett **106**(8), 087202 (2011).

<sup>205</sup> K.D. Belashchenko, "Equilibrium magnetization at the boundary of a magnetoelectric antiferromagnet," Phys Rev Lett **105**(14), 147204 (2010).

<sup>206</sup> T. Kosub, M. Kopte, R. Hühne, P. Appel, B. Shields, P. Maletinsky, R. Hübner, M.O. Liedke, J.
 Fassbender, O.G. Schmidt, and D. Makarov, "Purely antiferromagnetic magnetoelectric random access memory," Nat Commun 8(1), 1–7 (2017).

<sup>207</sup> A. Erickson, S.Q. Abbas Shah, A. Mahmood, I. Fescenko, R. Timalsina, C. Binek, and A. Laraoui, "Nanoscale imaging of antiferromagnetic domains in epitaxial films of Cr2O3 via scanning diamond magnetic probe microscopy," RSC Adv **13**(1), 178–185 (2022).

<sup>208</sup> J.L. Wang, W. Echtenkamp, A. Mahmood, and C. Binek, "Voltage controlled magnetism in Cr2O3 based all-thin-film systems," J Magn Magn Mater **486**, 165262 (2019).

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

<sup>209</sup> K. He, B. Barut, S. Yin, M.D. Randle, R. Dixit, N. Arabchigavkani, J. Nathawat, A. Mahmood, W. Echtenkamp, C. Binek, P.A. Dowben, J.P. Bird, and T. Jorgensen Hall, "Graphene on Chromia: A System for Beyond-Room-Temperature Spintronics," Advanced Materials **34**(12), 2105023 (2022).

<sup>210</sup> S.M. Sze, and K.K. Ng, *Physics of Semiconductor Devices*. John Wiley & Sons (Inc, 2006).

<sup>211</sup> A. V. Khvalkovskiy, D. Apalkov, S. Watts, R. Chepulskii, R.S. Beach, A. Ong, X. Tang, A. Driskill-Smith, W.H. Butler, P.B. Visscher, D. Lottis, E. Chen, V. Nikitin, and M. Krounbi, "Basic principles of STT-MRAM cell operation in memory arrays," J Phys D Appl Phys **46**(7), 074001 (2013).

<sup>212</sup> J. Wang, J.B. Neaton, H. Zheng, V. Nagarajan, S.B. Ogale, B. Liu, D. Viehland, V. Vaithyanathan, D.G. Schlom, U. V. Waghmare, N.A. Spaldin, K.M. Rabe, M. Wuttig, and R. Ramesh, "Epitaxial BiFeO3 multiferroic thin film heterostructures," Science (1979) **299**(5613), 1719–1722 (2003).

<sup>213</sup> Y.H. Chu, L.W. Martin, M.B. Holcomb, M. Gajek, S.J. Han, Q. He, N. Balke, C.H. Yang, D. Lee, W. Hu, Q. Zhan, P.L. Yang, A. Fraile-Rodríguez, A. Scholl, S.X. Wang, and R. Ramesh, "Electric-field control of local ferromagnetism using a magnetoelectric multiferroic," Nat Mater **7**(6), 478–482 (2008).

<sup>214</sup> Y.K. Kato, R.C. Myers, A.C. Gossard, and D.D. Awschalom, "Observation of the spin hall effect in semiconductors," Science (1979) **306**(5703), 1910–1913 (2004).

<sup>215</sup> E. Saitoh, M. Ueda, H. Miyajima, and G. Tatara, "Conversion of spin current into charge current at room temperature: Inverse spin-Hall effect," Appl Phys Lett **88**(18), 57 (2006).

<sup>216</sup> Q. Song, H. Zhang, T. Su, W. Yuan, Y. Chen, W. Xing, J. Shi, J. Sun, and W. Han, "Observation of inverse Edelstein effect in Rashba-split 2DEG between SrTiO3 and LaAlO3 at room temperature," Sci Adv **3**(3), (2017).

<sup>217</sup> B. Kundys, M. Viret, D. Colson, and D.O. Kundys, "Light-induced size changes in BiFeO3 crystals," Nature Materials 2010 9:10 **9**(10), 803–805 (2010).

<sup>218</sup> Y. De Liou, Y.Y. Chiu, R.T. Hart, C.Y. Kuo, Y.L. Huang, Y.C. Wu, R. V. Chopdekar, H.J. Liu, A. Tanaka, C. Te Chen, C.F. Chang, L.H. Tjeng, Y. Cao, V. Nagarajan, Y.H. Chu, Y.C. Chen, and J.C. Yang, "Deterministic optical control of room temperature multiferroicity in BiFeO3 thin films," Nature Materials 2019 18:6 **18**(6), 580–587 (2019).

<sup>219</sup> J.E. Hirsch, "Spin Hall Effect," Phys Rev Lett **83**(9), 1834 (1999).

<sup>220</sup> J. Sinova, S.O. Valenzuela, J. Wunderlich, C.H. Back, and T. Jungwirth, "Spin Hall effects," Rev Mod Phys **87**(4), 1213–1260 (2015).

<sup>221</sup> L. Liu, C.F. Pai, Y. Li, H.W. Tseng, D.C. Ralph, and R.A. Buhrman, "Spin-torque switching with the giant spin hall effect of tantalum," Science (1979) **336**(6081), 555–558 (2012).

<sup>222</sup> M.I. Dyakonov, and V.I. Perel, "Current-induced spin orientation of electrons in semiconductors," Phys Lett A **35**(6), 459–460 (1971).

<sup>223</sup> Y. Fan, P. Upadhyaya, X. Kou, M. Lang, S. Takei, Z. Wang, J. Tang, L. He, L. Te Chang, M. Montazeri, G. Yu, W. Jiang, T. Nie, R.N. Schwartz, Y. Tserkovnyak, and K.L. Wang, "Magnetization switching through giant spin–orbit torque in a magnetically doped topological insulator heterostructure," Nat Mater **13**(7), 699–704 (2014).

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

This is the author's peer reviewed, accepted manuscript. However,

APL Materials

AIP Publishing <sup>224</sup> M. Dc, R. Grassi, J.Y. Chen, M. Jamali, D. Reifsnyder Hickey, D. Zhang, Z. Zhao, H. Li, P. Quarterman, Y. Lv, M. Li, A. Manchon, K.A. Mkhoyan, T. Low, and J.P. Wang, "Room-temperature high spin–orbit torque due to quantum confinement in sputtered BixSe(1–x) films," Nat Mater **17**(9), 800–807 (2018).

<sup>225</sup> ZengJunwei, XuNuo, ChenYabo, HuangChenglong, LiZhiwei, and FangLiang, "AIMCU-MESO: An In-Memory Computing Unit Constructed by MESO Device," ACM Transact Des Autom Electron Syst **28**(1), 1–16 (2022).

<sup>226</sup> H. Liu, S. Manipatruni, D.H. Morris, K. Vaidyanathan, D.E. Nikonov, T. Karnik, and I.A. Young,
 "Synchronous circuit design with beyond-CMOS magnetoelectric spin-orbit devices toward 100-mV logic," IEEE Journal on Exploratory Solid-State Computational Devices and Circuits 5(1), 1–9 (2019).

<sup>227</sup> P. Debashis, J.J. Plombon, C.C. Lin, Y.C. Liao, H. Li, D.E. Nikonov, D. Adams, C. Rogan, M. Dc, M. Radosavljevic, S.B. Clendenning, and I.A. Young, "Low-voltage and high-speed switching of a magnetoelectric element for energy efficient compute," in *2022 International Electron Devices Meeting (IEDM)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 3641–3644.

<sup>228</sup> Y.L. Huang, D. Nikonov, C. Addiego, R. V. Chopdekar, B. Prasad, L. Zhang, J. Chatterjee, H.J. Liu, A. Farhan, Y.H. Chu, M. Yang, M. Ramesh, Z.Q. Qiu, B.D. Huey, C.C. Lin, T. Gosavi, J. Íñiguez, J. Bokor, X. Pan, I. Young, L.W. Martin, and R. Ramesh, "Manipulating magnetoelectric energy landscape in multiferroics," Nat Commun **11**(1), 1–8 (2020).

<sup>229</sup> D. Pesquera, E. Parsonnet, A. Qualls, R. Xu, A.J. Gubser, J. Kim, Y. Jiang, G. Velarde, Y.-L. Huang, H.Y. Hwang, R. Ramesh, L.W. Martin, D. Pesquera, J. Kim, Y. Jiang, G. Velarde, Y. Huang, R. Ramesh, L.W. Martin, E. Parsonnet, A. Qualls, R. Xu, H.Y. Hwang, and A.J. Gubser, "Beyond Substrates: Strain Engineering of Ferroelectric Membranes," Advanced Materials **32**(43), 2003780 (2020).

<sup>230</sup> Q. Shi, E. Parsonnet, X. Cheng, N. Fedorova, R.C. Peng, A. Fernandez, A. Qualls, X. Huang, X. Chang, H. Zhang, D. Pesquera, S. Das, D. Nikonov, I. Young, L.Q. Chen, L.W. Martin, Y.L. Huang, J. Íñiguez, and R. Ramesh, "The role of lattice dynamics in ferroelectric switching," Nat Commun **13**(1), 1–10 (2022).

<sup>231</sup> R. Ramesh, W.K. Chan, B. Wilkens, H. Gilchrist, T. Sands, J.M. Tarascon, V.G. Keramidas, D.K. Fork, J. Lee, and A. Safari, "Fatigue and retention in ferroelectric Y-Ba-Cu-O/Pb-Zr-Ti-O/Y-Ba-Cu-O heterostructures," Appl Phys Lett **61**(13), 1537–1539 (1992).

<sup>232</sup> R. Ramesh, H. Gilchrist, T. Sands, V.G. Keramidas, R. Haakenaasen, and D.K. Fork, "Ferroelectric La-Sr-Co-O/Pb-Zr-Ti-O/La-Sr-Co-O heterostructures on silicon via template growth," Appl Phys Lett 63(26), 3592–3594 (1993).

<sup>233</sup> P. Yu, W. Luo, D. Yi, J.X. Zhang, M.D. Rossell, C.H. Yang, L. You, G. Singh-Bhalla, S.Y. Yang, Q. He, Q.M. Ramasse, R. Erni, L.W. Martin, Y.H. Chu, S.T. Pantelides, S.J. Pennycook, and R. Ramesh, "Interface control of bulk ferroelectric polarization," Proceedings of the National Academy of Sciences **109**(25), 9710–9715 (2012).

<sup>234</sup> Y.L. Huang, W.S. Chang, C. Van Nguyen, H.J. Liu, K.A. Tsai, J.W. Chen, H.H. Kuo, W.Y. Tzeng, Y.C. Chen, C.L. Wu, C.W. Luo, Y.J. Hsu, and Y.H. Chu, "Tunable photoelectrochemical performance of Au/BiFeO 3 heterostructure," Nanoscale **8**(34), 15795–15801 (2016).

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

<sup>235</sup> C. Ederer, and N.A. Spaldin, "Weak ferromagnetism and magnetoelectric coupling in bismuth ferrite," Phys Rev B **71**(6), 060401 (2005).
 <sup>236</sup> M.J. Calderón, S. Liang, R. Yu, J. Salafranca, S. Dong, S. Yunoki, L. Brey, A. Moreo, and E. Dagotto, "Magnetoelectric coupling at the interface of BiFeO3/La 0.7Sr0.3MnO3 multilayers," Phys Rev B **84**(2), 024422 (2011).

<sup>237</sup> S.M. Wu, S.A. Cybart, D. Yi, J.M. Parker, R. Ramesh, and R.C. Dynes, "Full electric control of exchange bias," Phys Rev Lett **110**(6), 067202 (2013).

<sup>238</sup> T. Schenk, M. Pešić, S. Slesazeck, U. Schroeder, and T. Mikolajick, "Memory technology—a primer for material scientists," Reports on Progress in Physics **83**(8), 086501 (2020).

<sup>239</sup> C. Song, B. Cui, F. Li, X. Zhou, and F. Pan, "Recent progress in voltage control of magnetism: Materials, mechanisms, and performance," Prog Mater Sci **87**, 33–82 (2017).

<sup>240</sup> C. Leighton, "Electrolyte-based ionic control of functional oxides," Nat Mater **18**(1), 13–18 (2018).

<sup>241</sup> X. Zhang, X. Guo, B. Cui, J. Yun, J. Mao, Y. Zuo, and L. Xi, "Light modulation of magnetization switching in PMN-PT/Ni heterostructure," Appl Phys Lett **116**(13), (2020).

<sup>242</sup> V. Iurchuk, D. Schick, J. Bran, D. Colson, A. Forget, D. Halley, A. Koc, M. Reinhardt, C. Kwamen, N.A. Morley, M. Bargheer, M. Viret, R. Gumeniuk, G. Schmerber, B. Doudin, and B. Kundys, "Optical Writing of Magnetic Properties by Remanent Photostriction," Phys Rev Lett **117**(10), 107403 (2016).

<sup>243</sup> B. Kundys, C. Meny, M.R.J. Gibbs, V. Da Costa, M. Viret, M. Acosta, D. Colson, and B. Doudin, "Light controlled magnetoresistance and magnetic field controlled photoresistance in CoFe film deposited on BiFeO 3," Appl Phys Lett **100**(26), (2012).

<sup>244</sup> P. Pathak, A. Kumar, and D. Mallick, "Light-induced ferromagnetic resonance shift in magnetoelectric heterostructure," Phys Rev Appl **20**(4), 044055 (2023).

<sup>245</sup> S. Miwa, M. Suzuki, M. Tsujikawa, T. Nozaki, T. Nakamura, M. Shirai, S. Yuasa, and Y. Suzuki,
"Perpendicular magnetic anisotropy and its electric-field-induced change at metal-dielectric interfaces,"
J Phys D Appl Phys 52(6), 063001 (2018).

<sup>246</sup> V. Laukhin, V. Skumryev, X. Martí, D. Hrabovsky, F. Sánchez, M. V. García-Cuenca, C. Ferrater, M. Varela, U. Lüders, J.F. Bobo, and J. Fontcuberta, "Electric-field control of exchange bias in multiferroic epitaxial heterostructures," Phys Rev Lett **97**(22), 227201 (2006).

<sup>247</sup> J.T. Heron, M. Trassin, K. Ashraf, M. Gajek, Q. He, S.Y. Yang, D.E. Nikonov, Y.H. Chu, S. Salahuddin, and R. Ramesh, "Electric-field-induced magnetization reversal in a ferromagnet-multiferroic heterostructure," Phys Rev Lett **107**(21), 217202 (2011).

<sup>248</sup> J.T. Heron, D.G. Schlom, and R. Ramesh, "Electric field control of magnetism using BiFeO3-based heterostructures," Appl Phys Rev **1**(2), (2014).

<sup>249</sup> C.H. Yang, D. Kan, I. Takeuchi, V. Nagarajan, and J. Seidel, "Doping BiFeO 3 : approaches and enhanced functionality," Physical Chemistry Chemical Physics **14**(46), 15953–15962 (2012).

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

This is the author's peer reviewed, accepted manuscript. However,

AIP Publishing

**APL** Materials

<sup>250</sup> R. Ramesh, and S. Manipatruni, "Electric field control of magnetism," Proceedings of the Royal Society A **477**(2251), (2021).

<sup>251</sup> H. Taz, B. Prasad, Y.L. Huang, Z. Chen, S.L. Hsu, R. Xu, V. Thakare, T.S. Sakthivel, C. Liu, M. Hettick, R. Mukherjee, S. Seal, L.W. Martin, A. Javey, G. Duscher, R. Ramesh, and R. Kalyanaraman, "Integration of amorphous ferromagnetic oxides with multiferroic materials for room temperature magnetoelectric spintronics," Sci Rep **10**(1), 1–10 (2020).

<sup>252</sup> M. Gajek, M. Bibes, S. Fusil, K. Bouzehouane, J. Fontcuberta, A. Barthélémy, and A. Fert, "Tunnel junctions with multiferroic barriers," Nat Mater **6**(4), 296–302 (2007).

<sup>253</sup> H. Zheng, J. Wang, S.E. Lofland, Z. Ma, L. Mohaddes-Ardabili, T. Zhao, L. Salamanca-Riba, S.R. Shinde, S.B. Ogale, F. Bai, D. Viehland, Y. Jia, D.G. Schlom, M. Wuttig, A. Roytburd, and R. Ramesh, "Multiferroic BaTiO3-CoFe2O4 Nanostructures," Science (1979) **303**(5658), 661–663 (2004).

<sup>254</sup> R. Wu, and J.L. MacManus-Driscoll, "Recent developments and the future perspectives in magnetoelectric nanocomposites for memory applications," APL Mater **10**(1), 10901 (2022).

<sup>255</sup> J.M. Rondinelli, M. Stengel, and N.A. Spaldin, "Carrier-mediated magnetoelectricity in complex oxide heterostructures," Nat Nanotechnol **3**(1), 46–50 (2007).

<sup>256</sup> A. Chen, Y. Wen, B. Fang, Y. Zhao, Q. Zhang, Y. Chang, P. Li, H. Wu, H. Huang, Y. Lu, Z. Zeng, J. Cai, X. Han, T. Wu, X.X. Zhang, and Y. Zhao, "Giant nonvolatile manipulation of magnetoresistance in magnetic tunnel junctions by electric fields via magnetoelectric coupling," Nat Commun **10**(1), 1–7 (2019).

<sup>257</sup> B.J. Hajo A Molegraaf, J. Hoffman, C.A. F Vaz, S. Gariglio, D. van der Marel, C.H. Ahn, J.-M. Triscone,
C.A. F Vaz, J. Hoffman, C.H. Ahn, H.J. A Molegraaf, S. Gariglio, D. van der Marel, and J. Triscone,
"Magnetoelectric Effects in Complex Oxides with Competing Ground States," Advanced Materials
21(34), 3470–3474 (2009).

<sup>258</sup> T. Mikolajick, U. Schroeder, and S. Slesazeck, "The Past, the Present, and the Future of Ferroelectric Memories," IEEE Trans Electron Devices **67**(4), 1434–1443 (2020).

<sup>259</sup> S. Oh, H. Hwang, and I.K. Yoo, "Ferroelectric materials for neuromorphic computing," APL Mater **7**(9), 91109 (2019).

<sup>260</sup> E.T. Breyer, H. Mulaosmanovic, T. Mikolajick, and S. Slesazeck, "Perspective on ferroelectric, hafnium oxide based transistors for digital beyond von-Neumann computing," Appl Phys Lett **118**(5), 50501 (2021).

<sup>261</sup> R. Landauer, "Can capacitance be negative," Collect. Phenom **2**(167), 167–170 (1976).

<sup>262</sup> S. Salahuddin, and S. Datta, "Use of negative capacitance to provide voltage amplification for low power nanoscale devices," Nano Lett **8**(2), 405–410 (2008).

<sup>263</sup> M. Hoffmann, and S. Salahuddin, "Ferroelectric gate oxides for negative capacitance transistors," MRS Bull **46**(10), 930–937 (2021).

<sup>264</sup> W.J. Hu, Z. Wang, W. Yu, and T. Wu, "Optically controlled electroresistance and electrically controlled photovoltage in ferroelectric tunnel junctions," Nature Communications 2016 7:1 **7**(1), 1–9 (2016).

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

<sup>265</sup> A.S. Makhort, F. Chevrier, D. Kundys, B. Doudin, and B. Kundys, "Photovoltaic effect and photopolarization in Pb[(Mg1/3Nb2/3)0.68Ti0.32] O3 crystal," Phys Rev Mater **2**(1), 012401 (2018).

<sup>266</sup> H. Fang, C. Xu, J. Ding, Q. Li, J.L. Sun, J.Y. Dai, T.L. Ren, and Q. Yan, "Self-Powered Ultrabroadband Photodetector Monolithically Integrated on a PMN-PT Ferroelectric Single Crystal," ACS Appl Mater Interfaces **8**(48), 32934–32939 (2016).

<sup>267</sup> P. Pathak, V.K. Yadav, S. Das, and D. Mallick, "Infrared-driven pyroelectric effect in magnetoelectric sensor for suspended on-chip magnetic nanoparticles quantification," Appl Phys Lett **122**(10), (2023).

<sup>268</sup> J.Y. Park, D.H. Choe, D.H. Lee, G.T. Yu, K. Yang, S.H. Kim, G.H. Park, S.G. Nam, H.J. Lee, S. Jo, B.J. Kuh, D. Ha, Y. Kim, J. Heo, and M.H. Park, "Revival of Ferroelectric Memories Based on Emerging Fluorite-Structured Ferroelectrics," Advanced Materials, 2204904 (2023).

<sup>269</sup> T.S. Böscke, J. Müller, D. Bräuhaus, U. Schröder, and U. Böttger, "Ferroelectricity in hafnium oxide thin films," Appl Phys Lett **99**(10), 102903 (2011).

<sup>270</sup> J. Müller, T.S. Böscke, U. Schröder, S. Mueller, D. Bräuhaus, U. Böttger, L. Frey, and T. Mikolajick, "Ferroelectricity in simple binary ZrO 2 and HfO 2," Nano Lett **12**(8), 4318–4323 (2012).

<sup>271</sup> S.S. Cheema, N. Shanker, S.L. Hsu, Y. Rho, C.H. Hsu, V.A. Stoica, Z. Zhang, J.W. Freeland, P. Shafer, C.P. Grigoropoulos, J. Ciston, and S. Salahuddin, "Emergent ferroelectricity in subnanometer binary oxide films on silicon," Science (1979) **376**(6593), 648–652 (2022).

<sup>272</sup> T. Francois, J. Coignus, A. Makosiej, B. Giraud, C. Carabasse, J. Barbot, S. Martin, N. Castellani, T. Magis, H. Grampeix, S. Van Duijn, C. Mounet, P. Chiquet, U. Schroeder, S. Slesazeck, T. Mikolajick, E. Nowak, M. Bocquet, N. Barrett, F. Andrieu, and L. Grenouillet, "16kbit HfO2:Si-based 1T-1C FeRAM Arrays Demonstrating High Performance Operation and Solder Reflow Compatibility," in *2021 IEEE International Electron Devices Meeting (IEDM)*, (Institute of Electrical and Electronics Engineers Inc., 2021), pp. 33.1.1-33.1.4.

<sup>273</sup> S. Dünkel, M. Trentzsch, R. Richter, P. Moll, C. Fuchs, O. Gehring, M. Majer, S. Wittek, B. Müller, T. Melde, H. Mulaosmanovic, S. Slesazeck, S. Müller, J. Ocker, M. Noack, D.A. Löhr, P. Polakowski, J. Müller, T. Mikolajick, J. Höntschel, B. Rice, J. Pellerin, and S. Beyer, "A FeFET based super-low-power ultra-fast embedded NVM technology for 22nm FDSOI and beyond," in *2017 IEEE International Electron Devices Meeting (IEDM)*, (Institute of Electrical and Electronics Engineers Inc., 2018), pp. 19.7.1-19.7.4.

<sup>274</sup> N. Ramaswamy, A. Calderoni, J. Zahurak, G. Servalli, A. Chavan, S. Chhajed, M. Balakrishnan, M. Fischer, M. Hollander, D.P. Ettisserry, A. Liao, K. Karda, M. Jerry, M. Mariani, A. Visconti, B.R. Cook, B.D. Cook, D. Mills, A. Torsi, C. Mouli, E. Byers, M. Helm, S. Pawlowski, S. Shiratake, and N. Chandrasekaran, "NVDRAM: A 32Gb Dual Layer 3D Stacked Non-volatile Ferroelectric Memory with Near-DRAM Performance for Demanding AI Workloads," in *International Electron Devices Meeting, IEDM*, (Institute of Electrical and Electronics Engineers Inc., 2023).

<sup>275</sup> S. Fichtner, N. Wolff, F. Lofink, L. Kienle, and B. Wagner, "AlScN: A III-V semiconductor based ferroelectric," J Appl Phys **125**(11), 33 (2019).

<sup>276</sup> D. Zhang, P. Schoenherr, P. Sharma, and J. Seidel, "Ferroelectric order in van der Waals layered materials," Nat Rev Mater **8**(1), 25–40 (2022).

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

ACCEPTED MANUSCRIPT

AIP Publishing APL Materials PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

This is the author's peer reviewed, accepted manuscript. However,

<sup>277</sup> T. Schenk, M. Hoffmann, J. Ocker, M. Pešić, T. Mikolajick, and U. Schroeder, "Complex internal bias fields in ferroelectric hafnium oxide," ACS Appl Mater Interfaces **7**(36), 20224–20233 (2015).

<sup>278</sup> S.D. Hyun, H.W. Park, Y.J. Kim, M.H. Park, Y.H. Lee, H.J. Kim, Y.J. Kwon, T. Moon, K. Do Kim, Y. Bin Lee, B.S. Kim, and C.S. Hwang, "Dispersion in Ferroelectric Switching Performance of Polycrystalline Hf 0.5 Zr 0.5 O 2 Thin Films," ACS Appl Mater Interfaces **10**(41), 35374–35384 (2018).

<sup>279</sup> H. Mulaosmanovic, E.T. Breyer, S. Dünkel, S. Beyer, T. Mikolajick, and S. Slesazeck, "Ferroelectric field-effect transistors based on HfO2: a review," Nanotechnology **32**(50), 502002 (2021).

<sup>280</sup> K. Ni, P. Sharma, J. Zhang, M. Jerry, J.A. Smith, K. Tapily, R. Clark, S. Mahapatra, and S. Datta, "Critical Role of Interlayer in Hf0.5Zr0.5O2 Ferroelectric FET Nonvolatile Memory Performance," IEEE Trans Electron Devices **65**(6), 2461–2469 (2018).

<sup>281</sup> D. Kleimaier, H. Mulaosmanovic, S. Dunkel, S. Beyer, S. Soss, S. Slesazeck, and T. Mikolajick, "Demonstration of a p-Type Ferroelectric FET with Immediate Read-After-Write Capability," IEEE Electron Device Letters **42**(12), 1774–1777 (2021).

<sup>282</sup> Y.S. Liu, and P. Su, "Variability Analysis for Ferroelectric FET Nonvolatile Memories Considering
 Random Ferroelectric-Dielectric Phase Distribution," IEEE Electron Device Letters 41(3), 369–372 (2020).

<sup>283</sup> K. Florent, M. Pesic, A. Subirats, K. Banerjee, S. Lavizzari, A. Arreghini, L. Di Piazza, G. Potoms, F. Sebaai, S.R.C. McMitchell, M. Popovici, G. Groeseneken, and J. Van Houdt, "Vertical Ferroelectric HfO 2 FET based on 3-D NAND Architecture: Towards Dense Low-Power Memory," in *2018 IEEE International Electron Devices Meeting (IEDM)*, (Institute of Electrical and Electronics Engineers Inc., 2018), pp. 2.5.1-2.5.4.

<sup>284</sup> K. Ni, X. Li, J.A. Smith, M. Jerry, and S. Datta, "Write Disturb in Ferroelectric FETs and Its Implication for 1T-FeFET and Memory Arrays," IEEE Electron Device Letters **39**(11), 1656–1659 (2018).

<sup>285</sup> D.H. Lee, G.H. Park, S.H. Kim, J.Y. Park, K. Yang, S. Slesazeck, T. Mikolajick, and M.H. Park, "Neuromorphic devices based on fluorite-structured ferroelectrics," InfoMat **4**(12), e12380 (2022).

<sup>286</sup> F. Liu, L. You, K.L. Seyler, X. Li, P. Yu, J. Lin, X. Wang, J. Zhou, H. Wang, H. He, S.T. Pantelides, W. Zhou, P. Sharma, X. Xu, P.M. Ajayan, J. Wang, and Z. Liu, "Room-temperature ferroelectricity in CuInP2S6 ultrathin flakes," Nat Commun 7(1), 1–6 (2016).

<sup>287</sup> F. Xue, W. Hu, K.C. Lee, L.S. Lu, J. Zhang, H.L. Tang, A. Han, W.T. Hsu, S. Tu, W.H. Chang, C.H. Lien, J.H. He, Z. Zhang, L.J. Li, and X. Zhang, "Room-Temperature Ferroelectricity in Hexagonally Layered α-In2Se3 Nanoflakes down to the Monolayer Limit," Adv Funct Mater **28**(50), 1803738 (2018).

<sup>288</sup> B. Max, M. Hoffmann, S. Slesazeck, and T. Mikolajick, "Direct Correlation of Ferroelectric Properties and Memory Characteristics in Ferroelectric Tunnel Junctions," IEEE Journal of the Electron Devices Society **7**, 1175–1181 (2019).

<sup>289</sup> M. Hoffmann, S. Slesazeck, and T. Mikolajick, "Progress and future prospects of negative capacitance electronics: A materials perspective," APL Mater **9**(2), 20902 (2021).

<sup>290</sup> W. Cao, and K. Banerjee, "Is negative capacitance FET a steep-slope logic switch?," Nat Commun **11**(1), 1–8 (2020).

<sup>291</sup> M.A. Alam, M. Si, and P.D. Ye, "A critical review of recent progress on negative capacitance fieldeffect transistors," Appl Phys Lett **114**(9), 90401 (2019).

<sup>292</sup> A.G. Chernikova, M.G. Kozodaev, D. V. Negrov, E. V. Korostylev, M.H. Park, U. Schroeder, C.S. Hwang, and A.M. Markeev, "Improved Ferroelectric Switching Endurance of La-Doped Hf0.5Zr0.5O2 Thin Films," ACS Appl Mater Interfaces **10**(3), 2701–2708 (2018).

<sup>293</sup> J. Okuno, T. Yonai, T. Kunihiro, Y. Shuto, R. Alcala, M. Lederer, K. Seidel, T. Mikolajick, U. Schroeder, M. Tsukamoto, and T. Umebayashi, "Investigation of Recovery Phenomena in Hf0.5Zr0.5O2-Based 1T1C FeRAM," IEEE Journal of the Electron Devices Society **11**, 43–46 (2023).

<sup>294</sup> S.C. Chang, N. Haratipour, S. Shivaraman, C. Neumann, S. Atanasov, J. Peck, N. Kabir, I.C. Tung, H. Liu, B. Krist, A. Oni, S. Sung, B. Doyle, G. Allen, C. Engel, A. Roy, T. Hoff, H. Li, F. Hamzaoglu, R. Bristol, M. Radosavljevic, B. Turkot, M. Metz, I. Young, J. Kavalieros, and U. Avci, "FeRAM using Anti-ferroelectric Capacitors for High-speed and High-density Embedded Memory," in *2021 IEEE International Electron Devices Meeting (IEDM)*, (Institute of Electrical and Electronics Engineers Inc., 2021), pp. 33.2.1-33.2.4.

<sup>295</sup> W.-Q. Cao, C.-X. Yue, al -, Z. Ya-Jin, M. Wen-Gan, H. Liang, H. Jang, A. Kashir, S. Oh, and H. Hwang, "Improvement of endurance and switching speed in Hf1–xZrxO2 thin films using a nanolaminate structure," Nanotechnology **33**(39), 395205 (2022).

<sup>296</sup> D.H. Choe, S. Kim, T. Moon, S. Jo, H. Bae, S.G. Nam, Y.S. Lee, and J. Heo, "Unexpectedly low barrier of ferroelectric switching in HfO2 via topological domain walls," Materials Today **50**, 8–15 (2021).

<sup>297</sup> Y. Wang, L. Tao, R. Guzman, Q. Luo, W. Zhou, Y. Yang, Y. Wei, Y. Liu, P. Jiang, Y. Chen, S. Lv, Y. Ding, W. Wei, T. Gong, Y. Wang, Q. Liu, S. Du, and M. Liu, "A stable rhombohedral phase in ferroelectric Hf(Zr)1+xO2 capacitor with ultralow coercive field," Science (1979) **381**(6657), 558–563 (2023).

<sup>298</sup> M.I. Popovici, J. Bizindavyi, P. Favia, S. Clima, M.N.K. Alam, R.K. Ramachandran, A.M. Walke, U. Celano, A. Leonhardt, S. Mukherjee, O. Richard, A. Illiberi, M. Givens, R. Delhougne, J. Van Houdt, and G.S. Kar, "High performance La-doped HZO based ferroelectric capacitors by interfacial engineering," in *2022 International Electron Devices Meeting (IEDM)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 641–644.

<sup>299</sup> G. Schönweger, M.R. Islam, N. Wolff, A. Petraru, L. Kienle, H. Kohlstedt, and S. Fichtner, "Ultrathin Al1–xScxN for Low-Voltage-Driven Ferroelectric-Based Devices," Physica Status Solidi (RRL) – Rapid Research Letters **17**(1), 2200312 (2023).

<sup>300</sup> M. Uehara, R. Mizutani, S. Yasuoka, T. Shimizu, H. Yamada, M. Akiyama, and H. Funakubo, "Lower ferroelectric coercive field of ScGaN with equivalent remanent polarization as ScAlN," Applied Physics Express **15**(8), 081003 (2022).

<sup>301</sup> M. Hoffmann, A.J. Tan, N. Shanker, Y.H. Liao, L.C. Wang, J.H. Bae, C. Hu, and S. Salahuddin, "Fast Read-After-Write and Depolarization Fields in High Endurance n-Type Ferroelectric FETs," IEEE Electron Device Letters **43**(5), 717–720 (2022).

<sup>302</sup> M. Hoffmann, A.J. Tan, N. Shanker, Y.H. Liao, L.C. Wang, J.H. Bae, C. Hu, and S. Salahuddin, "Write Disturb-Free Ferroelectric FETs With Non-Accumulative Switching Dynamics," IEEE Electron Device Letters **43**(12), 2097–2100 (2022).

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

This is the author's peer reviewed, accepted manuscript. However,

<sup>303</sup> S. Dutta, H. Ye, A.A. Khandker, S.G. Kirtania, A. Khanna, K. Ni, and S. Datta, "Logic Compatible High-Performance Ferroelectric Transistor Memory," IEEE Electron Device Letters **43**(3), 382–385 (2022).

<sup>304</sup> Z. Lin, M. Si, and P.D. Ye, "Ultra-Fast Operation of BEOL-Compatible Atomic-Layer-Deposited In2O3Fe-FETs: Achieving Memory Performance Enhancement with Memory Window of 2.5 V and High Endurance > 109Cycles without VTDrift Penalty," in *2022 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and Circuits)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 391–392.

<sup>305</sup> K. Ni, J.A. Smith, B. Grisafe, T. Rakshit, B. Obradovic, J.A. Kittl, M. Rodder, and S. Datta, "SoC Logic Compatible Multi-Bit FeMFET Weight Cell for Neuromorphic Applications," in *2018 IEEE International Electron Devices Meeting (IEDM)*, (Institute of Electrical and Electronics Engineers Inc., 2018), pp. 13.2.1-13.2.4.

<sup>306</sup> M. Si, A.K. Saha, S. Gao, G. Qiu, J. Qin, Y. Duan, J. Jian, C. Niu, H. Wang, W. Wu, S.K. Gupta, and P.D. Ye, "A ferroelectric semiconductor field-effect transistor," Nat Electron **2**(12), 580–586 (2019).

<sup>307</sup> S.S. Cheema, N. Shanker, C.H. Hsu, A. Datar, J. Bae, D. Kwon, and S. Salahuddin, "One Nanometer HfO2-Based Ferroelectric Tunnel Junctions on Silicon," Adv Electron Mater **8**(6), 2100499 (2022).

<sup>308</sup> M. Hoffmann, J.A. Murdzek, S.M. George, S. Slesazeck, U. Schroeder, and T. Mikolajick, "Atomic layer etching of ferroelectric hafnium zirconium oxide thin films enables giant tunneling electroresistance," Appl Phys Lett **120**(12), 122901 (2022).

<sup>309</sup> B. Max, M. Hoffmann, S. Slesazeck, and T. Mikolajick, "Built-in bias fields for retention stabilisation in hafnia-based ferroelectric tunnel junctions," Electron Lett **56**(21), 1108–1110 (2020).

<sup>310</sup> S. Lancaster, Q.T. Duong, E. Covi, T. Mikolajick, and S. Slesazeck, "Improvement of FTJ on-current by work function engineering for massive parallel neuromorphic computing," in *ESSCIRC 2022-IEEE 48th European Solid State Circuits Conference (ESSCIRC)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 137–140.

<sup>311</sup> K.Y. Hsiang, C.Y. Liao, J.H. Liu, J.F. Wang, S.H. Chiang, S.H. Chang, F.C. Hsieh, H. Liang, C.Y. Lin, Z.F. Lou, T.H. Hou, C.W. Liu, and M.H. Lee, "Bilayer-based antiferroelectric HfZrO2tunneling junction with high tunneling electroresistance and multilevel nonvolatile memory," IEEE Electron Device Letters **42**(10), 1464–1467 (2021).

<sup>312</sup> Q. Luo, Y. Cheng, J. Yang, R. Cao, H. Ma, Y. Yang, R. Huang, W. Wei, Y. Zheng, T. Gong, J. Yu, X. Xu, P. Yuan, X. Li, L. Tai, H. Yu, D. Shang, Q. Liu, B. Yu, Q. Ren, H. Lv, and M. Liu, "A highly CMOS compatible hafnia-based ferroelectric diode," Nat Commun **11**(1), 1–8 (2020).

<sup>313</sup> J. Wu, H.Y. Chen, N. Yang, J. Cao, X. Yan, F. Liu, Q. Sun, X. Ling, J. Guo, and H. Wang, "High tunnelling electroresistance in a ferroelectric van der Waals heterojunction via giant barrier height modulation," Nat Electron **3**(8), 466–472 (2020).

<sup>314</sup> M. Hoffmann, F.P.G. Fengler, M. Herzig, T. Mittmann, B. Max, U. Schroeder, R. Negrea, L. Pintilie, S. Slesazeck, and T. Mikolajick, "Unveiling the double-well energy landscape in a ferroelectric layer," Nature **565**(7740), 464–467 (2019).

<sup>315</sup> M. Hoffmann, Z. Wang, N. Tasneem, A. Zubair, P.V. Ravindran, M. Tian, A.A. Gaskell, D. Triyoso, S. Consiglio, K. Tapily, R. Clark, J. Hur, S.S.K. Pentapati, S.K. Lim, M. Dopita, S. Yu, W. Chern, J. Kacher, S.E. Reyes-Lillo, D. Antoniadis, J. Ravichandran, S. Slesazeck, T. Mikolajick, and A.I. Khan, "Antiferroelectric negative capacitance from a structural phase transition in zirconia," Nat Commun **13**(1), 1–8 (2022).

<sup>316</sup> M. Hoffmann, M. Gui, S. Slesazeck, R. Fontanini, M. Segatto, D. Esseni, T. Mikolajick, M. Hoffmann, M. Gui, S. Slesazeck, T. Mikolajick, R. Fontanini, M. Segatto, and D. Esseni, "Intrinsic Nature of Negative Capacitance in Multidomain Hf0.5Zr0.5O2-Based Ferroelectric/Dielectric Heterostructures," Adv Funct Mater **32**(2), 2108494 (2022).

<sup>317</sup> H. Woo Park, M. Oh, I. Soo Lee, S. Byun, Y. Ho Jang, Y. Bin Lee, B. Yong Kim, S. Hyun Lee, S. Kyu Ryoo, D. Shim, J. Hoon Lee, H. Kim, K. Do Kim, C. Seong Hwang, H.W. Park, M. Oh, I.S. Lee, S. Byun, Y.H. Jang, Y.B. Lee, B.Y. Kim, S.H. Lee, S.K. Ryoo, D. Shim, J.H. Lee, H. Kim, K.D. Kim, and C.S. Hwang, "Double S-Shaped Polarization – Voltage Curve and Negative Capacitance from Al2O3-Hf0.5Zr0.5O2-Al2O3 Triple-Layer Structure," Adv Funct Mater **33**(9), 2206637 (2023).

<sup>318</sup> M. Hoffmann, S.S. Cheema, N. Shanker, W. Li, and S. Salahuddin, "Quantitative study of EOT lowering in negative capacitance HfO-ZrO superlattice gate stacks," in *2022 International Electron Devices Meeting (IEDM)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 1321–1324.

<sup>319</sup> N. Shanker, M. Cook, S.S. Cheema, W. Li, R. Rastogi, D. Pipitone, C. Chen, M. Smith, S. Meninger, F. Bauer, G. Pinelli, J. Hunt, S. Salahuddin, and M. Mohamed, "CMOS Demonstration of Negative Capacitance HfO2-ZrO2Superlattice Gate Stack in a Self-Aligned, Replacement Gate Process," in 2022 International Electron Devices Meeting (IEDM), (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 3431–3434.

<sup>320</sup> Y. Wang, C. Nelson, A. Melville, B. Winchester, S. Shang, Z.K. Liu, D.G. Schlom, X. Pan, and L.Q. Chen, "BiFeO3 domain wall energies and structures: A combined experimental and density functional theory+U study," Phys Rev Lett **110**(26), 267601 (2013).

<sup>321</sup> I. Ponomareva, I.I. Naumov, and L. Bellaiche, "Low-dimensional ferroelectrics under different electrical and mechanical boundary conditions: Atomistic simulations," Phys Rev B **72**(21), 214118 (2005).

<sup>322</sup> L. Bellaiche, A. García, and D. Vanderbilt, "Finite-temperature properties of Pb (Zr 1-x Ti x) O 3 alloys from first principles," Phys Rev Lett **84**(23), 5427 (2000).

<sup>323</sup> W. Zhong, D. Vanderbilt, and K.M. Rabe, "Phase Transitions in BaTiO3 from First Principles," Phys Rev Lett **73**(13), 1861 (1994).

<sup>324</sup> K.M. Rabe, and J.D. Joannopoulos, "Ab determination of a structural phase transition temperature," Phys Rev Lett **59**(5), 570 (1987).

<sup>325</sup> J.C. Wojdeł, P. Hermet, M.P. Ljungberg, P. Ghosez, and J. Íñiguez, "First-principles model potentials for lattice-dynamical studies: general methodology and example of application to ferroic perovskite oxides," Journal of Physics: Condensed Matter **25**(30), 305401 (2013).

<sup>326</sup> P. García-Fernández, J.C. Wojdeł, J. Íñiguez, and J. Junquera, "Second-principles method for materials simulations including electron and lattice degrees of freedom," Phys Rev B **93**(19), 195137 (2016).

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

ACCEPTED MANUSCRIPT

AIP Publishing APL Materials PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

This is the author's peer reviewed, accepted manuscript. However,

<sup>327</sup> C. Escorihuela-Sayalero, J.C. Wojdeł, and J. Íñiguez, "Efficient systematic scheme to construct secondprinciples lattice dynamical models," Phys Rev B **95**(9), 094115 (2017).

<sup>328</sup> S. Prokhorenko, Y. Nahas, and L. Bellaiche, "Fluctuations and Topological Defects in Proper Ferroelectric Crystals," Phys Rev Lett **118**(14), 147601 (2017).

<sup>329</sup> S. Prokhorenko, K. Kalke, Y. Nahas, and L. Bellaiche, "Large scale hybrid Monte Carlo simulations for structure and property prediction," Npj Computational Materials 2018 4:1 **4**(1), 1–7 (2018).

<sup>330</sup> S. Prosandeev, J. Grollier, D. Talbayev, B. Dkhil, and L. Bellaiche, "Ultrafast Neuromorphic Dynamics Using Hidden Phases in the Prototype of Relaxor Ferroelectrics," Phys Rev Lett **126**(2), 027602 (2021).

<sup>331</sup> S. Liu, I. Grinberg, and A.M. Rappe, "Intrinsic ferroelectric switching from first principles," Nature **534**(7607), 360–363 (2016).

<sup>332</sup> M.C. Rose, and R.E. Cohen, "Giant electrocaloric effect around Tc," Phys Rev Lett **109**(18), 187604 (2012).

<sup>333</sup> I. Grinberg, V.R. Cooper, and A.M. Rappe, "Relationship between local structure and phase transitions of a disordered solid solution," Nature **419**(6910), 909–911 (2002).

<sup>334</sup> L.Q. Chen, and Y. Zhao, "From classical thermodynamics to phase-field method," Prog Mater Sci **124**, 100868 (2022).

<sup>335</sup> J.J. Wang, B. Wang, and L.Q. Chen, "Understanding, Predicting, and Designing Ferroelectric Domain Structures and Switching Guided by the Phase-Field Method," Annu Rev Mater Res **49**, 127–152 (2019).

<sup>336</sup> V.L. Ginzburg, "Phase transitions in ferroelectrics: some historical remarks," Physics-Uspekhi **44**(10), 1037 (2001).

<sup>337</sup> J.W. Cahn, and J.E. Hilliard, "Free Energy of a Nonuniform System. I. Interfacial Free Energy," J Chem Phys **28**(2), 258–267 (1958).

<sup>338</sup> K. Ni, M. Jerry, J.A. Smith, and S. Datta, "A circuit compatible accurate compact model for ferroelectric-FETs," in *2018 IEEE Symposium on VLSI Technology*, (Institute of Electrical and Electronics Engineers Inc., 2018), pp. 131–132.

<sup>339</sup> C.T. Tung, G. Pahwa, S. Salahuddin, and C. Hu, "A Compact Model of Ferroelectric Field-Effect Transistor," IEEE Electron Device Letters **43**(8), 1363–1366 (2022).

<sup>340</sup> Y. Li, K. Yao, and G.S. Samudra, "Delay and Power Evaluation of Negative Capacitance Ferroelectric MOSFET Based on SPICE Model," IEEE Trans Electron Devices **64**(5), 2403–2408 (2017).

<sup>341</sup> H. Asai, K. Fukuda, J. Hattori, H. Koike, N. Miyata, M. Takahashi, and S. Sakai, "Compact model of ferroelectric-gate field-effect transistor for circuit simulation based on multidomain Landau-Kalathnikov theory," Jpn J Appl Phys **56**(4), 04CE07 (2017).

<sup>342</sup> C.T. Tung, G. Pahwa, S. Salahuddin, and C. Hu, "A Compact Model of Nanoscale Ferroelectric Capacitor," IEEE Trans Electron Devices **69**(8), 4761–4764 (2022).

ACCEPTED MANUSCRIPT

AIP Publishing APL Materials PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

This is the author's peer reviewed, accepted manuscript. However,

<sup>343</sup> J.P.B. Silva, R. Alcala, U.E. Avci, N. Barrett, L. Bégon-Lours, M. Borg, S. Byun, S.C. Chang, S.W. Cheong, D.H. Choe, J. Coignus, V. Deshpande, A. Dimoulas, C. Dubourdieu, I. Fina, H. Funakubo, L. Grenouillet, A. Gruverman, J. Heo, M. Hoffmann, H.A. Hsain, F.T. Huang, C.S. Hwang, J. Íñiguez, J.L. Jones, I. V. Karpov, A. Kersch, T. Kwon, S. Lancaster, M. Lederer, Y. Lee, P.D. Lomenzo, L.W. Martin, S. Martin, S. Migita, T. Mikolajick, B. Noheda, M.H. Park, K.M. Rabe, S. Salahuddin, F. Sánchez, K. Seidel, T. Shimizu, T. Shiraishi, S. Slesazeck, A. Toriumi, H. Uchida, B. Vilquin, X. Xu, K.H. Ye, and U. Schroeder, "Roadmap on ferroelectric hafnia- and zirconia-based materials and devices," APL Mater **11**(8), 89201 (2023).

<sup>344</sup> K.P. Kelley, A.N. Morozovska, E.A. Eliseev, Y. Liu, S.S. Fields, S.T. Jaszewski, T. Mimura, S. Calderon,
E.C. Dickey, J.F. Ihlefeld, and S. V. Kalinin, "Ferroelectricity in hafnia controlled via surface
electrochemical state," Nature Materials 2023 22:9 22(9), 1144–1151 (2023).

<sup>345</sup> K.H. Kim, I. Karpov, R.H. Olsson, and D. Jariwala, "Wurtzite and fluorite ferroelectric materials for electronic memory," Nat Nanotechnol **18**(5), 422–441 (2023).

<sup>346</sup> T. Mikolajick, S. Slesazeck, H. Mulaosmanovic, M.H. Park, S. Fichtner, P.D. Lomenzo, M. Hoffmann, and U. Schroeder, "Next generation ferroelectric materials for semiconductor process integration and their applications," J Appl Phys **129**(10), 100901 (2021).

<sup>347</sup> P. Wang, D. Wang, S. Mondal, M. Hu, J. Liu, and Z. Mi, "Dawn of nitride ferroelectric semiconductors: from materials to devices," Semicond Sci Technol **38**(4), 043002 (2023).

<sup>348</sup> K.H. Kim, S. Oh, M.M.A. Fiagbenu, J. Zheng, P. Musavigharavi, P. Kumar, N. Trainor, A. Aljarb, Y. Wan, H.M. Kim, K. Katti, S. Song, G. Kim, Z. Tang, J.H. Fu, M. Hakami, V. Tung, J.M. Redwing, E.A. Stach, R.H. Olsson, and D. Jariwala, "Scalable CMOS back-end-of-line-compatible AlScN/two-dimensional channel ferroelectric field-effect transistors," Nat Nanotechnol **18**(9), 1044–1050 (2023).

<sup>349</sup> N. Farrer, and L. Bellaiche, "Properties of hexagonal ScN versus wurtzite GaN and InN," Phys Rev B **66**(20), 201203 (2002).

<sup>350</sup> V. Ranjan, L. Bellaiche, and E.J. Walter, "Strained Hexagonal ScN: A Material with Unusual Structural and Optical Properties," Phys Rev Lett **90**(25), 4 (2003).

<sup>351</sup> Z. Jiang, B. Xu, H. Xiang, and L. Bellaiche, "Ultrahigh energy storage density in epitaxial AIN/ScN superlattices," Phys Rev Mater **5**(7), L072401 (2021).

<sup>352</sup> Z. Jiang, C. Paillard, D. Vanderbilt, H. Xiang, and L. Bellaiche, "Designing Multifunctionality via Assembling Dissimilar Materials: Epitaxial AIN/ScN Superlattices," Phys Rev Lett **123**(9), 096801 (2019).

<sup>353</sup> W. Zhu, J. Hayden, F. He, J.I. Yang, P. Tipsawat, M.D. Hossain, J.P. Maria, and S. Trolier-McKinstry, "Strongly temperature dependent ferroelectric switching in AIN, Al1-xScxN, and Al1-xBxN thin films," Appl Phys Lett **119**(6), 25 (2021).

<sup>354</sup> H. Moriwake, R. Yokoi, A. Taguchi, T. Ogawa, C.A.J. Fisher, A. Kuwabara, Y. Sato, T. Shimizu, Y. Hamasaki, H. Takashima, and M. Itoh, "A computational search for wurtzite-structured ferroelectrics with low coercive voltages," APL Mater **8**(12), 45 (2020).

<sup>355</sup> S. Calderon, J. Hayden, S.M. Baksa, W. Tzou, S. Trolier-McKinstry, I. Dabo, J.-P. Maria, and E.C. Dickey, "Atomic-scale polarization switching in wurtzite ferroelectrics," Science (1979) **380**(6649), 1034–1038 (2023). <sup>356</sup> K. Yazawa, A. Zakutayev, and G.L. Brennecka, "A Landau-Devonshire analysis of strain effects on ferroelectric Al1-xScxN," Appl Phys Lett **121**(4), 3 (2022).

<sup>357</sup> S. Li, F. Wang, Y. Wang, J. Yang, X. Wang, X. Zhan, J. He, Z. Wang, S. Li, F. Wang, Y. Wang, J. Yang, X. Wang, X. Zhan, Z. Wang, and J. He, "Van der Waals Ferroelectrics: Theories, Materials and Device Applications," Advanced Materials, 2301472 (2023).

<sup>358</sup> M. Wu, and J. Li, "Sliding ferroelectricity in 2D van der Waals materials: Related physics and future opportunities," Proceedings of the National Academy of Sciences **118**(50), e2115703118 (2021).

<sup>359</sup> Z. Guan, H. Hu, X. Shen, P. Xiang, N. Zhong, J. Chu, and C. Duan, "Recent Progress in Two-Dimensional Ferroelectric Materials," Adv Electron Mater **6**(1), 1900818 (2020).

<sup>360</sup> S. Lin, G. Zhang, Q. Lai, J. Fu, W. Zhu, and H. Zeng, "Recent Advances in Layered Two-dimensional Ferroelectrics from Material to Device," Adv Funct Mater, 2304139 (2023).

<sup>361</sup> Y.L. Tang, Y.L. Zhu, and X.L. Ma, "Topological polar structures in ferroelectric oxide films," J Appl Phys **129**(20), (2021).

<sup>362</sup> A.K. Yadav, C.T. Nelson, S.L. Hsu, Z. Hong, J.D. Clarkson, C.M. Schlepuëtz, A.R. Damodaran, P. Shafer,
E. Arenholz, L.R. Dedon, D. Chen, A. Vishwanath, A.M. Minor, L.Q. Chen, J.F. Scott, L.W. Martin, and R.
Ramesh, "Observation of polar vortices in oxide superlattices," Nature 530(7589), 198–201 (2016).

<sup>363</sup> P. Kumar, A. Nonaka, R. Jambunathan, G. Pahwa, S. Salahuddin, and Z. Yao, "FerroX: A GPUaccelerated, 3D phase-field simulation framework for modeling ferroelectric devices," Comput Phys Commun **290**, 108757 (2023).

<sup>364</sup> S. Zhuang, and J.M. Hu, "Role of polarization-photon coupling in ultrafast terahertz excitation of ferroelectrics," Phys Rev B **106**(14), L140302 (2022).

<sup>365</sup> T. Chen, B. Wang, Y. Zhu, S. Zhuang, L.-Q. Chen, and J.-M. Hu, "Analytical model and dynamical phasefield simulation of terahertz transmission across ferroelectrics," Phys Rev B **109**(9), 094305 (2023).

<sup>366</sup> Y. Zhu, T. Chen, A. Ross, B. Wang, X. Guo, V. Gopalan, L.-Q. Chen, and J.-M. Hu, "Theory of nonlinear terahertz susceptibility in ferroelectrics," (2024).

<sup>367</sup> I. Luk'yanchuk, A. Razumnaya, A. Sené, Y. Tikhonov, and V.M. Vinokur, "The ferroelectric field-effect transistor with negative capacitance," NPJ Comput Mater **8**(1), 1–8 (2022).

<sup>368</sup> K. Alhada-Lahbabi, D. Deleruyelle, and B. Gautier, "Machine Learning Surrogate Model for Acceleration of Ferroelectric Phase-Field Modeling," ACS Appl Electron Mater **5**, 3907 (2023).

<sup>369</sup> D. Montes de Oca Zapiain, J.A. Stewart, and R. Dingreville, "Accelerating phase-field-based microstructure evolution predictions via surrogate models trained by machine learning methods," NPJ Comput Mater **7**(1), 1–11 (2021).

<sup>370</sup> A. Chattopadhyay, A. Subel, and P. Hassanzadeh, "Data-Driven Super-Parameterization Using Deep Learning: Experimentation With Multiscale Lorenz 96 Systems and Transfer Learning," J Adv Model Earth Syst **12**(11), e2020MS002084 (2020).

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

<sup>371</sup> C. Qiu, F. Liu, L. Xu, B. Deng, M. Xiao, J. Si, L. Lin, Z. Zhang, J. Wang, H. Guo, H. Peng, and L.M. Peng, "Dirac-source field-effect transistors as energy-efficient, high-performance electronic switches," Science (1979) **361**(6400), 387–392 (2018).

<sup>372</sup> J. Appenzeller, Y.M. Lin, J. Knoch, and P. Avouris, "Band-to-band tunneling in carbon nanotube fieldeffect transistors," Phys Rev Lett **93**(19), 196805 (2004).

<sup>373</sup> J.T. Smith, S. Das, and J. Appenzeller, "Broken-gap tunnel MOSFET: A constant-slope Sub-60mV/decade transistor," IEEE Electron Device Letters **32**(10), 1367–1369 (2011).

<sup>374</sup> P. Wu, and J. Appenzeller, "Explaining Steep-Slope Switching in Carbon Nanotube Dirac-Source Field-Effect Transistors," IEEE Trans Electron Devices **69**(9), 5270–5275 (2022).

<sup>375</sup> F. Liu, C. Qiu, Z. Zhang, L.M. Peng, J. Wang, Z. Wu, and H. Guo, "First Principles Simulation of Energy efficient Switching by Source Density of States Engineering," in *2018 IEEE International Electron Devices Meeting (IEDM)*, (Institute of Electrical and Electronics Engineers Inc., 2018), pp. 33.2.1-33.2.4.

<sup>376</sup> P. Wu, and J. Appenzeller, "Design Considerations for 2-D Dirac-Source FETs—Part I: Basic Operation and Device Parameters," IEEE Trans Electron Devices **69**(8), 4674–4680 (2022).

<sup>377</sup> F. Liu, "Switching at less than 60 mv/decade with a 'cold' metal as the injection source," Phys Rev Appl **13**(6), 064037 (2020).

<sup>378</sup> D. Logoteta, J. Cao, M. Pala, P. Dollfus, Y. Lee, and G. Iannaccone, "Cold-source paradigm for steepslope transistors based on van der Waals heterojunctions," Phys Rev Res **2**(4), 043286 (2020).

<sup>379</sup> L. Zhang, G. Yao, X. Liu, and F. Liu, "Three-Dimensional Cold Metals in Realizing Steep-Slope Transistors Based on Monolayer MoS2," IEEE Electron Device Letters **44**(10), 1764–1767 (2023).

<sup>380</sup> K. Luo, W. Gan, Z. Hou, G. Zhan, L. Xu, J. Liu, Y. Lu, and Z. Wu, "Thermalization Effect in semiconductor Si, and metallic silicide NiSi2, CoSi2 by using Non-Adiabatic Molecular Dynamics Approach," (2023).

<sup>381</sup> B. Behtoee, R. Faez, A. Shahhoseini, and M.K. Moravvej-Farshi, "Using Superlattice Structure in the Source of GNRFET to Improve Its Switching Performance," IEEE Trans Electron Devices **67**(3), 1334–1339 (2020).

<sup>382</sup> E. Gnani, P. Maiorano, S. Reggiani, A. Gnudi, and G. Baccarani, "Performance limits of superlatticebased steep-slope nanowire FETs," Technical Digest - International Electron Devices Meeting, IEDM, (2011).

<sup>383</sup> M. Xiao, Y. Lin, L. Xu, B. Deng, H. Peng, L.-M. Peng, Z. Zhang, M.M. Xiao, L. Xu, L. Peng, Z.Y. Zhang, Y.X. Lin, B. Deng, and H.L. Peng, "n-Type Dirac-Source Field-Effect Transistors Based on a Graphene/Carbon Nanotube Heterojunction," Adv Electron Mater **6**(7), 2000258 (2020).

<sup>384</sup> M. Liu, H.N. Jaiswal, S. Shahi, S. Wei, Y. Fu, C. Chang, A. Chakravarty, F. Yao, and H. Li, "Monolayer MoS2steep-slope transistors with record-high sub-60-mV/decade current density using dirac-source electron injection," in *2020 IEEE International Electron Devices Meeting (IEDM)*, (Institute of Electrical and Electronics Engineers Inc., 2020), pp. 12.5.1-12.5.4.

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

<sup>385</sup> Z. Tang, C. Liu, X. Huang, S. Zeng, L. Liu, J. Li, Y.G. Jiang, D.W. Zhang, and P. Zhou, "A steep-slope MoS2/graphene Dirac-source field-effect transistor with a large drive current," Nano Lett **21**(4), 1758–1764 (2021).

<sup>386</sup> F. Liu, C. Qiu, Z. Zhang, L.M. Peng, J. Wang, and H. Guo, "Dirac Electrons at the Source: Breaking the 60-mV/Decade Switching Limit," IEEE Trans Electron Devices **65**(7), 2736–2743 (2018).

<sup>387</sup> R. Duflou, M. Houssa, and A. Afzalian, "Electron-phonon scattering in cold-metal contacted twodimensional semiconductor devices," in *2021 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD)*, (Institute of Electrical and Electronics Engineers Inc., 2021), pp. 94–97.

<sup>388</sup> J.M. Gonzalez-Medina, Z. Stanojević, Z. Hou, Q. Zhang, W. Li, J. Xu, and M. Karner, "On the feasibility of DoS-engineering for achieving sub-60 mV subthreshold slope in MOSFETs," Solid State Electron **199**, 108494 (2023).

<sup>389</sup> C.D. English, K.K.H. Smithe, R.L. Xu, and E. Pop, "Approaching ballistic transport in monolayer MoS2 transistors with self-aligned 10 nm top gates," in *2016 IEEE International Electron Devices Meeting (IEDM)*, (Institute of Electrical and Electronics Engineers Inc., 2017), pp. 5.6.1-5.6.4.

<sup>390</sup> M.H.D. Guimarães, H. Gao, Y. Han, K. Kang, S. Xie, C.J. Kim, D.A. Muller, D.C. Ralph, and J. Park, "Atomically Thin Ohmic Edge Contacts between Two-Dimensional Materials," ACS Nano **10**(6), 6392– 6399 (2016).

<sup>391</sup> Z. Wang, M. Tripathi, Z. Golsanamlou, P. Kumari, G. Lovarelli, F. Mazziotti, D. Logoteta, G. Fiori, L. Sementa, M. Guilherme, H. Marega, J. Goo, Y. Zhao, A. Radenovic, G. Iannaccone, A. Fortunelli, A. Kis, Z. Wang, M. Tripathi, G.M. Marega, H.G. Ji, Y. Zhao, A. Kis, Z. Golsanamlou, P. Kumari, L. Sementa, A. Fortunelli, G. Lovarelli, F. Mazziotti, D. Logoteta, G. Fiori, and G. Iannaccone, "Substitutional p-Type Doping in NbS2–MoS2 Lateral Heterostructures Grown by MOCVD," Advanced Materials **35**(14), 2209371 (2023).

<sup>392</sup> Y. Zhang, T.T. Tang, C. Girit, Z. Hao, M.C. Martin, A. Zettl, M.F. Crommie, Y.R. Shen, and F. Wang, "Direct observation of a widely tunable bandgap in bilayer graphene," Nature **459**(7248), 820–823 (2009).

<sup>393</sup> DINA GENKINA, "Engineers Push Probabilistic Computers Closer to Reality: Noisy bits might beat quantum computers," (2022).

<sup>394</sup> Kerem Camsari, and Supriyo Datta, "Waiting for quantum computing? try probabilistic computing," (2021).

<sup>395</sup> R.P. Feynman, "Simulating physics with computers," Int. j. Theor. Phys **21**(6/7), (2018).

<sup>396</sup> B.A. Cipra, "The best of the 20th century: Editors name top 10 algorithms," SIAM News **33**(4), 1–2 (2000).

<sup>397</sup> C. Andrieu, N. De Freitas, A. Doucet, and M.I. Jordan, "An introduction to MCMC for machine learning," Mach Learn **50**(1–2), 5–43 (2003).

<sup>398</sup> K.Y. Camsari, S. Salahuddin, and S. Datta, "Implementing p-bits with Embedded MTJ," IEEE Electron Device Letters **38**(12), 1767–1770 (2017).

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

<sup>399</sup> W.A. Borders, A.Z. Pervaiz, S. Fukami, K.Y. Camsari, H. Ohno, and S. Datta, "Integer factorization using stochastic magnetic tunnel junctions," Nature **573**(7774), 390–393 (2019).

<sup>400</sup> J. Kaiser, W.A. Borders, K.Y. Camsari, S. Fukami, H. Ohno, and S. Datta, "Hardware-Aware In Situ Learning Based on Stochastic Magnetic Tunnel Junctions," Phys Rev Appl **17**(1), 014016 (2022).

<sup>401</sup> B. Sutton, R. Faria, L.A. Ghantasala, R. Jaiswal, K.Y. Camsari, and S. Datta, "Autonomous probabilistic coprocessing with petaflips per second," IEEE Access **8**, 157238–157252 (2020).

<sup>402</sup> J. Kaiser, S. Datta, and B. Behin-Aein, "Life is probabilistic - why should all our computers be deterministic? Computing with p-bits: Ising Solvers and Beyond," in *2022 International Electron Devices Meeting (IEDM)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 2141–2144.

<sup>403</sup> N.A. Aadit, A. Grimaldi, M. Carpentieri, L. Theogarajan, J.M. Martinis, G. Finocchio, and K.Y. Camsari,
 "Massively parallel probabilistic computing with sparse Ising machines," Nat Electron 5(7), 460–468
 (2022).

<sup>404</sup> J. Romero, M. Bisson, M. Fatica, and M. Bernaschi, "High performance implementations of the 2D Ising model on GPUs," Comput Phys Commun **256**, 107473 (2020).

<sup>405</sup> K. Yang, Y.F. Chen, G. Roumpos, C. Colby, and J. Anderson, "High performance Monte Carlo simulation of ising model on TPU clusters," in *Proceedings of the International Conference for High Performance Computing, Networking, Storage and Analysis*, (IEEE Computer Society, 2019).

<sup>406</sup> T. Preis, P. Virnau, W. Paul, and J.J. Schneider, "GPU accelerated Monte Carlo simulation of the 2D and 3D Ising model," J Comput Phys **228**(12), 4468–4477 (2009).

<sup>407</sup> J. Kaiser, A. Rustagi, K.Y. Camsari, J.Z. Sun, S. Datta, and P. Upadhyaya, "Subnanosecond Fluctuations in Low-Barrier Nanomagnets," Phys Rev Appl **12**(5), 054056 (2019).

<sup>408</sup> C. Safranski, J. Kaiser, P. Trouilloud, P. Hashemi, G. Hu, and J.Z. Sun, "Demonstration of Nanosecond Operation in Stochastic Magnetic Tunnel Junctions," Nano Lett **21**(5), 2040–2045 (2021).

<sup>409</sup> G. Weitz, L. Pira, C. Ferrie, and J. Combes, "Sub-universal variational circuits for combinatorial optimization problems," (2023).

<sup>410</sup> N.A. Aadit, A. Grimaldi, G. Finocchio, and K.Y. Camsari, "Physics-inspired Ising Computing with Ring Oscillator Activated p-bits," in *2022 IEEE 22nd International Conference on Nanotechnology (NANO)*, (IEEE Computer Society, 2022), pp. 393–396.

<sup>411</sup> T. Conte, E. DeBenedictis, N. Ganesh, T. Hylton, J.P. Strachan, R.S. Williams, A. Alemi, L. Altenberg, G. Crooks, J. Crutchfield, L. del Rio, J. Deutsch, M. DeWeese, K. Douglas, M. Esposito, M. Frank, R. Fry, P. Harsha, M. Hill, C. Kello, J. Krichmar, S. Kumar, S.-C. Liu, S. Lloyd, M. Marsili, I. Nemenman, A. Nugent, N. Packard, D. Randall, P. Sadowski, N. Santhanam, R. Shaw, A. Stieg, E. Stopnitzky, C. Teuscher, C. Watkins, D. Wolpert, J. Yang, and Y. Yufik, "Thermodynamic Computing," (2019).

<sup>412</sup> P.J. Coles, C. Szczepanski, D. Melanson, K. Donatella, A.J. Martinez, and F. Sbahi, "Thermodynamic AI and the fluctuation frontier," (2023).

 $^{413}$  S. Chowdhury, K.Y. Camsari, and S. Datta, "Accelerated quantum Monte Carlo with probabilistic computers," Commun Phys **6**(1), 1–9 (2023). 12

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

<sup>414</sup> A.D. King, J. Raymond, T. Lanting, S. V. Isakov, M. Mohseni, G. Poulin-Lamarre, S. Ejtemaee, W.
Bernoudy, I. Ozfidan, A.Y. Smirnov, M. Reis, F. Altomare, M. Babcock, C. Baron, A.J. Berkley, K. Boothby,
P.I. Bunyk, H. Christiani, C. Enderud, B. Evert, R. Harris, E. Hoskinson, S. Huang, K. Jooya, A.
Khodabandelou, N. Ladizinsky, R. Li, P.A. Lott, A.J.R. MacDonald, D. Marsden, G. Marsden, T. Medina, R.
Molavi, R. Neufeld, M. Norouzpour, T. Oh, I. Pavlov, I. Perminov, T. Prescott, C. Rich, Y. Sato, B. Sheldan,
G. Sterling, L.J. Swenson, N. Tsai, M.H. Volkmann, J.D. Whittaker, W. Wilkinson, J. Yao, H. Neven, J.P.
Hilton, E. Ladizinsky, M.W. Johnson, and M.H. Amin, "Scaling advantage over path-integral Monte Carlo in quantum simulation of geometrically frustrated magnets," Nat Commun 12(1), 1–6 (2021).

<sup>415</sup> T. Koyama, D. Chiba, K. Ueda, K. Kondou, H. Tanigawa, S. Fukami, T. Suzuki, N. Ohshima, N. Ishiwata, Y. Nakatani, K. Kobayashi, and T. Ono, "Observation of the intrinsic pinning of a magnetic domain wall in a ferromagnetic nanowire," Nat Mater **10**(3), 194–197 (2011).

<sup>416</sup> S. Karki, V. Rogers, P. Jadaun, D.S. Marshall, and J.A.C. Incorvia, "Large Magnetoresistance in Scandium Nitride Magnetic Tunnel Junctions Using First Principles," Adv Theory Simul **4**(11), 2100309 (2021).

<sup>417</sup> K. Watanabe, B. Jinnai, S. Fukami, H. Sato, and H. Ohno, "Shape anisotropy revisited in single-digit nanometer magnetic tunnel junctions," Nat Commun **9**(1), 1–6 (2018).

<sup>418</sup> F. Wan, L. Zhang, X. Dai, X. Wang, Z. Niu, and J. Chen, "Aqueous rechargeable zinc/sodium vanadate batteries with enhanced performance from simultaneous insertion of dual carriers," Nat Commun **9**(1), 1–11 (2018).

<sup>419</sup> S.S.P. Parkin, C. Kaiser, A. Panchula, P.M. Rice, B. Hughes, M. Samant, and S.H. Yang, "Giant tunnelling magnetoresistance at room temperature with MgO (100) tunnel barriers," Nat Mater **3**(12), 862–867 (2004).

<sup>420</sup> S. Ikeda, J. Hayakawa, Y. Ashizawa, Y.M. Lee, K. Miura, H. Hasegawa, M. Tsunoda, F. Matsukura, and H. Ohno, "Tunnel magnetoresistance of 604% at 300 K by suppression of Ta diffusion in CoFeBMgOCoFeB pseudo-spin-valves annealed at high temperature," Appl Phys Lett **93**(8), 82508 (2008).

<sup>421</sup> E. Grimaldi, V. Krizakova, G. Sala, F. Yasin, S. Couet, G. Sankar Kar, K. Garello, and P. Gambardella, "Single-shot dynamics of spin–orbit torque and spin transfer torque switching in three-terminal magnetic tunnel junctions," Nat Nanotechnol **15**(2), 111–117 (2020).

<sup>422</sup> M. Urdampilleta, D.J. Niegemann, E. Chanrion, B. Jadot, C. Spence, P.A. Mortemousque, C. Bäuerle, L. Hutin, B. Bertrand, S. Barraud, R. Maurand, M. Sanquer, X. Jehl, S. De Franceschi, M. Vinet, and T. Meunier, "Gate-based high fidelity spin readout in a CMOS device," Nat Nanotechnol 14(8), 737–741 (2019).

<sup>423</sup> D. Edelstein, M. Rizzolo, D. Sil, A. Dutta, J. Debrosse, M. Wordeman, A. Arceo, I.C. Chu, J. Demarest,
E.R.J. Edwards, E.R. Evarts, J. Fullam, A. Gasasira, G. Hu, M. Iwatake, R. Johnson, V. Katragadda, T. Levin,
J. Li, Y. Liu, C. Long, T. Maffitt, S. McDermott, S. Mehta, V. Mehta, D. Metzler, J. Morillo, Y. Nakamura, S.
Nguyen, P. Nieves, V. Pai, R. Patlolla, R. Pujari, R. Southwick, T. Standaert, O. Van Der Straten, H. Wu,
C.C. Yang, D. Houssameddine, J.M. Slaughter, and D.C. Worledge, "A 14 nm embedded STT-MRAM

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

CMOS technology," in 2020 IEEE International Electron Devices Meeting (IEDM), (Institute of Electrical and Electronics Engineers Inc., 2020), pp. 11.5.1-11.5.4.

<sup>424</sup> D.M. Lattery, D. Zhang, J. Zhu, X. Hang, J.P. Wang, and X. Wang, "Low Gilbert Damping Constant in Perpendicularly Magnetized W/CoFeB/MgO Films with High Thermal Stability," Sci Rep **8**(1), 1–9 (2018).

<sup>425</sup> K. Nishioka, S. Miura, H. Honjo, H. Inoue, T. Watanabe, T. Nasuno, H. Naganuma, T.V.A. Nguyen, Y. Noguchi, M. Yasuhira, S. Ikeda, and T. Endoh, "First Demonstration of 25-nm Quad Interface p-MTJ Device with Low Resistance-Area Product MgO and Ten Years Retention for High Reliable STT-MRAM," IEEE Trans Electron Devices **68**(6), 2680–2685 (2021).

<sup>426</sup> L. Thomas, G. Jan, J. Zhu, H. Liu, Y.J. Lee, S. Le, R.Y. Tong, K. Pi, Y.J. Wang, D. Shen, R. He, J. Haq, J. Teng, V. Lam, K. Huang, T. Zhong, T. Torng, and P.K. Wang, "Perpendicular spin transfer torque magnetic random access memories with high spin torque efficiency and thermal stability for embedded applications," J Appl Phys **115**(17), 172615 (2014).

<sup>427</sup> D. Vodenicarevic, N. Locatelli, A. Mizrahi, J.S. Friedman, A.F. Vincent, M. Romera, A. Fukushima, K. Yakushiji, H. Kubota, S. Yuasa, S. Tiwari, J. Grollier, and D. Querlioz, "Low-Energy Truly Random Number Generation with Superparamagnetic Tunnel Junctions for Unconventional Computing," Phys Rev Appl **8**(5), 054045 (2017).

<sup>428</sup> K.Y. Camsari, R. Faria, B.M. Sutton, and S. Datta, "Stochastic p-bits for invertible logic," Phys Rev X 7(3), 031014 (2017).

<sup>429</sup> A. Mizrahi, T. Hirtzlin, A. Fukushima, H. Kubota, S. Yuasa, J. Grollier, and D. Querlioz, "Neural-like computing with populations of superparamagnetic basis functions," Nat Commun **9**(1), 1–11 (2018).

<sup>430</sup> S. Parkin, and S.H. Yang, "Memory on the racetrack," Nat Nanotechnol **10**(3), 195–198 (2015).

<sup>431</sup> S. DuttaGupta, S. Fukami, C. Zhang, H. Sato, M. Yamanouchi, F. Matsukura, and H. Ohno, "Adiabatic spin-transfer-torque-induced domain wall creep in a magnetic metal," Nat Phys **12**(4), 333–336 (2015).

<sup>432</sup> S.H. Yang, K.S. Ryu, and S. Parkin, "Domain-wall velocities of up to 750 m s–1 driven by exchangecoupling torque in synthetic antiferromagnets," Nat Nanotechnol **10**(3), 221–226 (2015).

<sup>433</sup> A. V. Khvalkovskiy, V. Cros, D. Apalkov, V. Nikitin, M. Krounbi, K.A. Zvezdin, A. Anane, J. Grollier, and A. Fert, "Matching domain-wall configuration and spin-orbit torques for efficient domain-wall motion," Phys Rev B **87**(2), 020402 (2013).

<sup>434</sup> E. Jué, C.K. Safeer, M. Drouard, A. Lopez, P. Balint, L. Buda-Prejbeanu, O. Boulle, S. Auffret, A. Schuhl, A. Manchon, I.M. Miron, and G. Gaudin, "Chiral damping of magnetic domain walls," Nat Mater **15**(3), 272–277 (2015).

<sup>435</sup> A. Thiaville, Y. Nakatani, J. Miltat, and Y. Suzuki, "Micromagnetic understanding of current-driven domain wall motion in patterned nanowires," Europhys Lett **69**(6), 990 (2005).

<sup>436</sup> S.F. Sánchez, J.K. Barrera-Ballesteros, E. Lacerda, al -, A. Thiaville, S. Rohart, E. Jué, V. Cros, and A.
Fert, "Dynamics of Dzyaloshinskii domain walls in ultrathin magnetic films," Europhys Lett **100**(5), 57002 (2012).

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

<sup>437</sup> J.P. Tetienne, T. Hingant, L.J. Martínez, S. Rohart, A. Thiaville, L.H. Diez, K. Garcia, J.P. Adam, J. V. Kim, J.F. Roch, I.M. Miron, G. Gaudin, L. Vila, B. Ocker, D. Ravelosona, and V. Jacques, "The nature of domain walls in ultrathin ferromagnets revealed by scanning nanomagnetometry," Nat Commun **6**(1), 1–6 (2015).

<sup>438</sup> W. Jiang, P. Upadhyaya, W. Zhang, G. Yu, M.B. Jungfleisch, F.Y. Fradin, J.E. Pearson, Y. Tserkovnyak, K.L. Wang, O. Heinonen, S.G.E. Te Velthuis, and A. Hoffmann, "Blowing magnetic skyrmion bubbles," Science (1979) **349**(6245), 283–286 (2015).

<sup>439</sup> S.G. Je, P. Vallobra, T. Srivastava, J.C. Rojas-Sánchez, T.H. Pham, M. Hehn, G. Malinowski, C. Baraduc,
S. Auffret, G. Gaudin, S. Mangin, H. Béa, and O. Boulle, "Creation of Magnetic Skyrmion Bubble Lattices by Ultrafast Laser in Ultrathin Films," Nano Lett **18**(11), 7362–7371 (2018).

<sup>440</sup> A. Mougin, M. Cormier, J.P. Adam, P.J. Metaxas, and J. Ferré, "Domain wall mobility, stability and Walker breakdown in magnetic nanowires," Europhys Lett **78**(5), 57007 (2007).

<sup>441</sup> F.C. Ummelen, T. Lichtenberg, H.J.M. Swagten, and B. Koopmans, "Controlling skyrmion bubble confinement by dipolar interactions," Appl Phys Lett **115**(10), 102402 (2019).

<sup>442</sup> C.B. Muratov, V. V. Slastikov, A.G. Kolesnikov, and O.A. Tretiakov, "Theory of the Dzyaloshinskii domain-wall tilt in ferromagnetic nanostrips," Phys Rev B **96**(13), 134417 (2017).

<sup>443</sup> W. Jiang, X. Zhang, G. Yu, W. Zhang, X. Wang, M. Benjamin Jungfleisch, J.E. Pearson, X. Cheng, O. Heinonen, K.L. Wang, Y. Zhou, A. Hoffmann, and S.G.E. Te Velthuis, "Direct observation of the skyrmion Hall effect," Nat Phys **13**(2), 162–169 (2016).

<sup>444</sup> J. Kaiser, and S. Datta, "Probabilistic computing with p-bits," Appl Phys Lett **119**(15), 150503 (2021).

<sup>445</sup> K. Hayakawa, S. Kanai, T. Funatsu, J. Igarashi, B. Jinnai, W.A. Borders, H. Ohno, and S. Fukami,
 "Nanosecond Random Telegraph Noise in In-Plane Magnetic Tunnel Junctions," Phys Rev Lett **126**(11), 117202 (2021).

<sup>446</sup> M. Alamdar, T. Leonard, C. Cui, B.P. Rimal, L. Xue, O.G. Akinola, T. Patrick Xiao, J.S. Friedman, C.H. Bennett, M.J. Marinella, and J.A.C. Incorvia, "Domain wall-magnetic tunnel junction spin-orbit torque devices and circuits for in-memory computing," Appl Phys Lett **118**(11), 112401 (2021).

<sup>447</sup> T. Leonard, S. Liu, M. Alamdar, H. Jin, C. Cui, O.G. Akinola, L. Xue, T.P. Xiao, J.S. Friedman, M.J. Marinella, C.H. Bennett, and J.A.C. Incorvia, "Shape-Dependent Multi-Weight Magnetic Artificial Synapses for Neuromorphic Computing," Adv Electron Mater **8**(12), 2270064 (2022).

<sup>448</sup> H. Meng, J. Wang, Z. Diao, and J.P. Wang, "Low resistance spin-dependent magnetic tunnel junction with high breakdown voltage for current-induced-magnetization-switching devices," J Appl Phys **97**(10), (2005).

<sup>449</sup> S. Fukami, T. Anekawa, C. Zhang, and H. Ohno, "A spin–orbit torque switching scheme with collinear magnetic easy axis and current configuration," Nat Nanotechnol **11**(7), 621–625 (2016).

<sup>450</sup> M.T. Bohr, R.S. Chau, T. Ghani, and K. Mistry, "The high-k solution," IEEE Spectr **44**(10), 29–35 (2007).

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

 <sup>451</sup> D.C. Edelstein, "20 Years of Cu BEOL in manufacturing, and its future prospects," in *2017 IEEE International Electron Devices Meeting (IEDM)*, (Institute of Electrical and Electronics Engineers Inc., 2017), pp. 14.1.1-14.1.4.

<sup>452</sup> M. Heyns, and W. Tsai, "Ultimate Scaling of CMOS Logic Devices with Ge and III–V Materials," MRS Bull **34**(7), 485–492 (2009).

<sup>453</sup> E. Raymenants, O. Bultynck, D. Wan, T. Devolder, K. Garello, L. Souriau, A. Thiam, D. Tsvetanova, Y. Canvel, D.E. Nikonov, I.A. Young, M. Heyns, B. Soree, I. Asselberghs, I. Radu, S. Couet, and V.D. Nguyen, "Nanoscale domain wall devices with magnetic tunnel junction read and write," Nat Electron 4(6), 392–398 (2021).

<sup>454</sup> G. Talmelli, T. Devolder, N. Träger, J. Förster, S. Wintz, M. Weigand, H. Stoll, M. Heyns, G. Schütz, I.P. Radu, J. Gräfe, F. Ciubotaru, and C. Adelmann, "Reconfigurable submicrometer spin-wave majority gate with electrical transducers," Sci Adv **6**(51), 4042–4060 (2020).

<sup>455</sup> F. Meng, S.-Y. Lee, O. Zografos, M. Gupta, V.D. Nguyen, G. De Micheli, S. Cotofana, I. Asselberghs, C. Adelmann, G.S. Kar, S. Couet, and F. Ciubotaru, "Perspectives and Challenges of Scaled Boolean Spintronic Circuits Based on Magnetic Tunnel Junction Transducers," (2022).

<sup>456</sup> W. Eerenstein, N.D. Mathur, and J.F. Scott, "Multiferroic and magnetoelectric materials," Nature **442**(7104), 759–765 (2006).

<sup>457</sup> N. Sun, S. Priya, and G. Srinivasan, *Composite Magnetoelectrics: Materials, Structures, and Applications* (Elsevier, 2015).

<sup>458</sup> M. Fiebig, "Revival of the magnetoelectric effect," J Phys D Appl Phys **38**(8), R123 (2005).

<sup>459</sup> H.-Y. Park, and S. Nahm, *Low Temperature Sintering of the Alkali-Niobate Ceramics* (Springer, 2012).

<sup>460</sup> J. Wu, "Perovskite lead-free piezoelectric ceramics," J Appl Phys **127**(19), 190901 (2020).

<sup>461</sup> R. Grössinger, R.S. Turtelli, and N. Mehmood, "Materials with high magnetostriction," in *IOP Conf Ser Mater Sci Eng*, (IOP Publishing, 2014), p. 012002.

<sup>462</sup> I. Bichurin, A. Filippov, M. Petrov, M. Laletsin, N. Paddubnaya, and G. Srinivasan, "Resonance magnetoelectric effects in layered magnetostrictive-piezoelectric composites," Phys Rev B **68**(13), 132408 (2003).

<sup>463</sup> M.N.R. Ashfold, F. Claeyssens, G.M. Fuge, and S.J. Henley, "Pulsed laser ablation and deposition of thin films," Chem Soc Rev **33**(1), 23–31 (2004).

<sup>464</sup> J.A. Greer, "History and current status of commercial pulsed laser deposition equipment," J Phys D Appl Phys **47**(3), 034005 (2013).

<sup>465</sup> D. Tierno, F. Ciubotaru, R. Duflou, M. Heyns, I.P. Radu, and C. Adelmann, "Strain coupling optimization in magnetoelectric transducers," Microelectron Eng **187–188**, 144–147 (2018).

<sup>466</sup> X. Lin, W. Yang, K.L. Wang, and W. Zhao, "Two-dimensional spintronics for low-power electronics," Nat Electron **2**(7), 274–283 (2019).

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

This is the author's peer reviewed, accepted manuscript. However,

AIP Publishing

**APL** Materials

<sup>467</sup> M.C. Lemme, D. Akinwande, C. Huyghebaert, and C. Stampfer, "2D materials for future heterogeneous electronics," Nat Commun **13**(1), 1–5 (2022).

<sup>468</sup> S. Scarfe, W. Cui, A. Luican-Mayer, and J.M. Ménard, "Systematic THz study of the substrate effect in limiting the mobility of graphene," Sci Rep **11**(1), 1–9 (2021).

<sup>469</sup> F. Pizzocchero, B.S. Jessen, L. Gammelgaard, A. Andryieuski, P.R. Whelan, A. Shivayogimath, J.M. Caridad, J. Kling, N. Petrone, P.T. Tang, R. Malureanu, J. Hone, T.J. Booth, A. Lavrinenko, and P. Bøggild, "Chemical Vapor-Deposited Graphene on Ultraflat Copper Foils for van der Waals Hetero-Assembly," ACS Omega **7**(26), 22626–22632 (2022).

<sup>470</sup> X. Wu, Y. Chuang, A. Contino, B. Sorée, S. Brems, Z. Tokei, M. Heyns, C. Huyghebaert, and I. Asselberghs, "Boosting Carrier Mobility of Synthetic Few Layer Graphene on SiO2 by Interlayer Rotation and Decoupling," Adv Mater Interfaces **5**(14), 1800454 (2018).

<sup>471</sup> J.B. Roldán, E. Miranda, D. Maldonado, A.N. Mikhaylov, N. V. Agudov, A.A. Dubkov, M.N. Koryazhkina,
M.B. González, M.A. Villena, S. Poblador, M. Saludes-Tapia, R. Picos, F. Jiménez-Molinos, S.G.
Stavrinides, E. Salvador, F.J. Alonso, F. Campabadal, B. Spagnolo, M. Lanza, and L.O. Chua, "Variability in
Resistive Memories," Advanced Intelligent Systems 5(6), 2200338 (2023).

<sup>472</sup> S. Das, A. Sebastian, E. Pop, C.J. McClellan, A.D. Franklin, T. Grasser, T. Knobloch, Y. Illarionov, A. V. Penumatcha, J. Appenzeller, Z. Chen, W. Zhu, I. Asselberghs, L.J. Li, U.E. Avci, N. Bhat, T.D. Anthopoulos, and R. Singh, "Transistors based on two-dimensional materials for future integrated circuits," Nat Electron **4**(11), 786–799 (2021).

<sup>473</sup> T. Schram, S. Sutar, I. Radu, and I. Asselberghs, "Challenges of Wafer-Scale Integration of 2D
 Semiconductors for High-Performance Transistor Circuits," Advanced Materials **34**(48), 2109796 (2022).

<sup>474</sup> J. Zhu, J.H. Park, S.A. Vitale, W. Ge, G.S. Jung, J. Wang, M. Mohamed, T. Zhang, M. Ashok, M. Xue, X. Zheng, Z. Wang, J. Hansryd, A.P. Chandrakasan, J. Kong, and T. Palacios, "Low-thermal-budget synthesis of monolayer molybdenum disulfide for silicon back-end-of-line integration on a 200 mm platform," Nat Nanotechnol **18**(5), 456–463 (2023).

<sup>475</sup> T. Kang, T.W. Tang, B. Pan, H. Liu, K. Zhang, and Z. Luo, "Strategies for Controlled Growth of Transition Metal Dichalcogenides by Chemical Vapor Deposition for Integrated Electronics," ACS Materials Au **2**(6), 665–685 (2022).

<sup>476</sup> Y. Shi, B. Groven, J. Serron, X. Wu, A. Nalin Mehta, A. Minj, S. Sergeant, H. Han, I. Asselberghs, D. Lin,
S. Brems, C. Huyghebaert, P. Morin, I. Radu, and M. Caymax, "Engineering Wafer-Scale Epitaxial Two-Dimensional Materials through Sapphire Template Screening for Advanced High-Performance Nanoelectronics," ACS Nano **15**(6), 9482–9494 (2021).

<sup>477</sup> Y. Shi, B. Groven, Q. Smets, S. Sutar, S. Banerjee, H. Medina, X. Wu, C. Huyghebaert, S. Brems, D. Lin, P. Morin, M. Caymax, I. Asselberghs, and I. Radu, "Superior electrostatic control in uniform monolayer MoS2 scaled transistors via in-situ surface smoothening," in *2021 IEEE International Electron Devices Meeting (IEDM)*, (Institute of Electrical and Electronics Engineers Inc., 2021), pp. 37.1.1-37.1.4.

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

<sup>478</sup> L. Liu, T. Li, L. Ma, W. Li, S. Gao, W. Sun, R. Dong, X. Zou, D. Fan, L. Shao, C. Gu, N. Dai, Z. Yu, X. Chen, X. Tu, Y. Nie, P. Wang, J. Wang, Y. Shi, and X. Wang, "Uniform nucleation and epitaxy of bilayer molybdenum disulfide on sapphire," Nature **605**(7908), 69–75 (2022).

<sup>479</sup> K. Maxey, C.H. Naylor, K.P. O'Brien, A. Penumatcha, A. Oni, C. Mokhtarzadeh, C.J. Dorow, C. Rogan, B. Holybee, T. Tronic, D. Adams, N. Arefin, A. Sen Gupta, C.C. Lin, T. Zhong, S. Lee, A. Kitamura, R. Bristol, S.B. Clendenning, U. Avci, and M. Metz, "300 mm MOCVD 2D CMOS Materials for More (Than) Moore Scaling," in *2022 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and Circuits)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 419–420.

<sup>480</sup> S. Brems, S. Ghosh, Q. Smets, M.E. Boulon, A. Boelen, K. Kennes, H.C. Tsai, F. Chancerel, C. Merckling, P.J. Wyndaele, J.F. De Marneffe, T. Schram, P. Kumar, S. Sergeant, T. Nuytten, S. De Gendt, H.M. Silva, B. Groven, P. Morin, G.S. Kar, C.L. De La Rosa, D. Yudistira, J. Van Campenhout, I. Asselberghs, and A. Phommahaxay, "Overview of scalable transfer approaches to enable epitaxial 2D material integration," in *2023 International VLSI Symposium on Technology, Systems and Applications (VLSI-TSA/VLSI-DAT)*, (Institute of Electrical and Electronics Engineers Inc., 2023).

<sup>481</sup> S. Ghosh, Q. Smets, S. Banerjee, T. Schram, K. Kennes, R. Verheyen, P. Kumar, M.-E. Boulon, B. Groven, H.M. Silva, S. Kundu, D. Cott, D. Lin, P. Favia, T. Nuytten, A. Phommahaxay, I. Asselberghs, C. De La Rosa, G.S. Kar, and S. Brems, "Integration of epitaxial monolayer MX<sub>2</sub> channels on 300mm wafers via Collective-Die-To-Wafer (CoD2W) transfer," in *2023 IEEE Symposium on VLSI Technology and Circuits* (*VLSI Technology and Circuits*), (IEEE, 2023), pp. 1–2.

<sup>482</sup> T. Knobloch, B. Uzlu, Y.Y. Illarionov, Z. Wang, M. Otto, L. Filipovic, M. Waltl, D. Neumaier, M.C. Lemme, and T. Grasser, "Improving stability in two-dimensional transistors with amorphous gate oxides by Fermi-level tuning," Nat Electron 5(6), 356–366 (2022).

<sup>483</sup> Q. Smets, T. Schram, D. Verreck, D. Cott, B. Groven, Z. Ahmed, B. Kaczer, J. Mitard, X. Wu, S. Kundu, H. Mertens, D. Radisic, A. Thiam, W. Li, E. Dupuy, Z. Tao, K. Vandersmissen, T. Maurice, D. Lin, P. Morin, I. Asselberghs, and I. Radu, "Scaling of double-gated WS2FETs to sub-5nm physical gate length fabricated in a 300mm FAB," in *2021 IEEE International Electron Devices Meeting (IEDM)*, (Institute of Electrical and Electronics Engineers Inc., 2021), pp. 34.2.1-34.2.4.

<sup>484</sup> J. Jiang, L. Xu, L. Du, L. Li, G. Zhang, and L.-M. Peng, "Yttrium-induced phase-transition technology for forming perfect ohmic contact in two-dimensional MoS2 transistors," (2023).

<sup>485</sup> P.C. Shen, C. Su, Y. Lin, A.S. Chou, C.C. Cheng, J.H. Park, M.H. Chiu, A.Y. Lu, H.L. Tang, M.M. Tavakoli, G. Pitner, X. Ji, Z. Cai, N. Mao, J. Wang, V. Tung, J. Li, J. Bokor, A. Zettl, C.I. Wu, T. Palacios, L.J. Li, and J. Kong, "Ultralow contact resistance between semimetal and monolayer semiconductors," Nature 593(7858), 211–217 (2021).

<sup>486</sup> T.E. Lee, Y.C. Su, B.J. Lin, Y.X. Chen, W.S. Yun, P.H. Ho, J.F. Wang, S.K. Su, C.F. Hsu, P. Sen Mao, Y.C. Chang, C.H. Chien, B.H. Liu, C.Y. Su, C.C. Kei, H. Wang, H.S. Philip Wong, T.Y. Lee, W.H. Chang, C.C. Cheng, and I.P. Radu, "Nearly Ideal Subthreshold Swing in Monolayer MoS Top-Gate nFETs with Scaled EOT of 1 nm," in *2022 International Electron Devices Meeting (IEDM)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 741–744.

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

<sup>487</sup> Y. Wang, D. Zhu, Y. Wu, Y. Yang, J. Yu, R. Ramaswamy, R. Mishra, S. Shi, M. Elyasi, K.L. Teo, Y. Wu, and H. Yang, "Room temperature magnetization switching in topological insulator-ferromagnet heterostructures by spin-orbit torques," Nat Commun **8**(1), 1–6 (2017).

<sup>488</sup> D.E. Nikonov, G.I. Bourianoff, and T. Ghani, "Proposal of a spin torque majority gate logic," IEEE Electron Device Letters **32**(8), 1128–1130 (2011).

<sup>489</sup> K. Cai, G. Talmelli, K. Fan, S. Van Beek, V. Kateel, M. Gupta, M.G. Monteiro, M. Ben Chroud, G. Jayakumar, A. Trovato, S. Rao, G.S. Kar, and S. Couet, "First demonstration of field-free perpendicular SOT-MRAM for ultrafast and high-density embedded memories," in *2022 International Electron Devices Meeting (IEDM)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 3621–3624.

<sup>490</sup> Y. Lv, J. Kally, D. Zhang, J.S. Lee, M. Jamali, N. Samarth, and J.P. Wang, "Unidirectional spin-Hall and Rashba–Edelstein magnetoresistance in topological insulator-ferromagnet layer heterostructures," Nat Commun **9**(1), 1–7 (2018).

<sup>491</sup> Y.Y. Chung, B.J. Chou, C.F. Hsu, W.S. Yun, M.Y. Li, S.K. Su, Y.T. Liao, M.C. Lee, G.W. Huang, S.L. Liew, Y.Y. Shen, W.H. Chang, C.W. Chen, C.C. Kei, H. Wang, H.S. Philip Wong, T.Y. Lee, C.H. Chien, C.C. Cheng, and I.P. Radu, "First Demonstration of GAA Monolayer-MoS2Nanosheet nFET with 410 $\mu$ A  $\mu$  m ID 1V VD at 40nm gate length," in *2022 International Electron Devices Meeting (IEDM)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 3451–3454.

<sup>492</sup> C.J. Dorow, A. Penumatcha, A. Kitamura, C. Rogan, K.P. O'Brien, S. Lee, R. Ramamurthy, C.Y. Cheng, K. Maxey, T. Zhong, T. Tronic, B. Holybee, J. Richards, A. Oni, C.C. Lin, C.H. Naylor, N. Arefin, M. Metz, R. Bristol, S.B. Clendenning, and U. Avci, "Gate length scaling beyond Si: Mono-layer 2D Channel FETs Robust to Short Channel Effects," in *2022 International Electron Devices Meeting (IEDM)*, (Institute of Electrical and Electronics Engineers Inc., 2022), pp. 751–754.

<sup>493</sup> C.S. Kim, J.J. Sapan, S. Moyerman, K. Lee, E.E. Fullerton, and M.H. Kryder, "Thickness and temperature effects on magnetic properties and roughness of L10-ordered FePt films," IEEE Trans Magn **46**(6), 2282–2285 (2010).

<sup>494</sup> M. Yoshikawa, E. Kitagawa, T. Nagase, T. Daibou, M. Nagamine, K. Nishiyama, T. Kishi, and H. Yoda, "Tunnel magnetoresistance over 100% in MgO-based magnetic tunnel junction films with perpendicular magnetic L10-FePt electrodes," IEEE Trans Magn **44**(11 PART 2), 2573–2576 (2008).

<sup>495</sup> K. Lee, and S.H. Kang, "Development of embedded STT-MRAM for mobile system-on-chips," IEEE Trans Magn **47**(1 PART 1), 131–136 (2011).

<sup>496</sup> F. Tang, E. Tois, S-H. Jung, P. Raisanen, M. Givens, J. W. Maes, D. Pierreux, V. Machkaoutsan, M. Tuominene, and S. Haukka, "Atomic layer Deposition of MgO for High-K Capping layers," (2011).

<sup>497</sup> H. Kim, S. Lee, J.W. Lee, B. Bae, Y. Choi, Y.H. Koh, H. Yi, E. Hong, M. Kang, S.W. Nam, H.K. Kang, C. Chung, J. Park, N. Cho, and S. Lee, "Novel flowable CVD process technology for sub-20nm interlayer dielectrics," in *2012 IEEE International Interconnect Technology Conference*, (2012).

<sup>498</sup> J. Paul, V. Beyer, M. Czernohorsky, M.F. Beug, K. Biedermann, M. Mildner, P. Michalowski, E. Schütze, T. Melde, S. Wege, R. Knöfler, and T. Mikolajick, "Improved high-temperature etch processing of high-k metal gate stacks in scaled TANOS memory devices," Microelectron Eng **87**(5–8), 1629–1633 (2010).

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

<sup>499</sup> S. Banna, A. Agarwal, G. Cunge, M. Darnon, E. Pargon, and O. Joubert, "Pulsed high-density plasmas for advanced dry etching processes," Journal of Vacuum Science & Technology A: Vacuum, Surfaces, and Films **30**(4), (2012).

<sup>500</sup> M. Ouaknine, I.J. Malik, M. Odera, T. Ishigaki, T. Ueda, T. Fukada, W.S. Yoo, P. Soussan, and P. Muller, "Low temperature RTP for BCB curing," Microelectron Eng **84**(11), 2646–2652 (2007).

<sup>501</sup> C. Tan, W. Zhang, O. Huang, H. Gao, R. Zhao, and Z. Zhu, "Application of Real-Time Cu Thickness Profile Control in Cu CMP," ECS Trans **44**(1), 553–557 (2012).

<sup>502</sup> D.A. Rehn, Y. Li, E. Pop, and E.J. Reed, "Theoretical potential for low energy consumption phase change memory utilizing electrostatically-induced structural phase transitions in 2D materials," Npj Computational Materials 2018 4:1 **4**(1), 1–9 (2018).

<sup>503</sup> K.J. Laidler, and M.C. King, "The development of transition-state theory," J. Phys. Chem **87**(15), 2657–2664 (1983).

<sup>504</sup> H. Zheng, J.B. Rivest, T.A. Miller, B. Sadtler, A. Lindenberg, M.F. Toney, L. Wang, C. Kisielowski, and A.P. Alivisatos, "Observation of transient structural-transformation dynamics in a Cu2S nanorod," Science (1979) **333**(6039), 206–209 (2011).

<sup>505</sup> T. Qi, Y.H. Shin, K. Lo Yeh, K.A. Nelson, and A.M. Rappe, "Collective coherent control: Synchronization of polarization in ferroelectric PbTiO3 by shaped THz fields," Phys Rev Lett **102**(24), 247603 (2009).

<sup>506</sup> M. Chupeau, J. Gladrow, A. Chepelianskii, U.F. Keyser, and E. Trizac, "Optimizing Brownian escape rates by potential shaping," Proceedings of the National Academy of Sciences **117**(3), 1383–1388 (2020).

<sup>507</sup> A. Sood, X. Shen, Y. Shi, S. Kumar, S.J. Park, M. Zajac, Y. Sun, L.Q. Chen, S. Ramanathan, X. Wang, W.C. Chueh, and A.M. Lindenberg, "Universal phase dynamics in VO2 switches revealed by ultrafast operando diffraction," Science (1979) **373**(6552), 352–355 (2021).

<sup>508</sup> E.J. Sie, C.M. Nyby, C.D. Pemmaraju, S.J. Park, X. Shen, J. Yang, M.C. Hoffmann, B.K. Ofori-Okai, R. Li, A.H. Reid, S. Weathersby, E. Mannebach, N. Finney, D. Rhodes, D. Chenet, A. Antony, L. Balicas, J. Hone, T.P. Devereaux, T.F. Heinz, X. Wang, and A.M. Lindenberg, "An ultrafast symmetry switch in a Weyl semimetal," Nature **565**(7737), 61–66 (2019).

<sup>509</sup> D.M. Fritz, D.A. Reis, B. Adams, R.A. Akre, J. Arthur, C. Blome, P.H. Bucksbaum, A.L. Cavalieri, S. Engemann, S. Fahy, R.W. Falcone, P.H. Fuoss, K.J. Gaffney, M.J. George, J. Hajdu, M.P. Hertlein, P.B. Hillyard, M. Horn-Von Hoegen, M. Kammler, J. Kaspar, R. Kienberger, P. Krejcik, S.H. Lee, A.M. Lindenberg, B. McFarland, D. Meyer, T. Montagne, É.D. Murray, A.J. Nelson, M. Nicoul, R. Pahl, J. Rudati, H. Schlarb, D.P. Siddons, K. Sokolowski-Tinten, T. Tschentscher, D. Von Der Linde, and J.B. Hastings, "Ultrafast bond softening in Bismuth: Mapping a solid's interatomic potential with X-rays," Science (1979) **315**(5812), 633–636 (2007).

<sup>510</sup> M.R. Otto, L.P. René de Cotret, D.A. Valverde-Chavez, K.L. Tiwari, N. Émond, M. Chaker, D.G. Cooke, and B.J. Siwick, "How optical excitation controls the structure and properties of vanadium dioxide," Proceedings of the National Academy of Sciences **116**(2), 450–455 (2019).

<sup>511</sup> P. Zalden, M.J. Shu, F. Chen, X. Wu, Y. Zhu, H. Wen, S. Johnston, Z.X. Shen, P. Landreman, M. Brongersma, S.W. Fong, H.S.P. Wong, M.J. Sher, P. Jost, M. Kaes, M. Salinga, A. Von Hoegen, M. Wuttig,

**APL** Materials

Publishing

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

This is the author's peer reviewed, accepted manuscript. However,

ACCEPTED MANUSCRIPT

and A.M. Lindenberg, "Picosecond Electric-Field-Induced Threshold Switching in Phase-Change Materials," Phys Rev Lett **117**(6), 067601 (2016).

<sup>512</sup> J. Xiao, Y. Wang, H. Wang, C.D. Pemmaraju, S. Wang, P. Muscher, E.J. Sie, C.M. Nyby, T.P. Devereaux, X. Qian, X. Zhang, and A.M. Lindenberg, "Berry curvature memory through electrically driven stacking transitions," Nat Phys **16**(10), 1028–1034 (2020).

<sup>513</sup> P. Lu, J.S. Kim, J. Yang, H. Gao, J. Wu, D. Shao, B. Li, D. Zhou, J. Sun, D. Akinwande, D. Xing, and J.F. Lin, "Origin of superconductivity in the Weyl semimetal WT e2 under pressure," Phys Rev B **94**(22), 224512 (2016).

<sup>514</sup> M. Trigo, M. Fuchs, J. Chen, M.P. Jiang, M. Cammarata, S. Fahy, D.M. Fritz, K. Gaffney, S. Ghimire, A. Higginbotham, S.L. Johnson, M.E. Kozina, J. Larsson, H. Lemke, A.M. Lindenberg, G. Ndabashimiye, F. Quirin, K. Sokolowski-Tinten, C. Uher, G. Wang, J.S. Wark, D. Zhu, and D.A. Reis, "Fourier-transform inelastic X-ray scattering from time- and momentum-dependent phonon–phonon correlations," Nat Phys **9**(12), 790–794 (2013).

<sup>515</sup> S. Wall, S. Yang, L. Vidas, M. Chollet, J.M. Glownia, M. Kozina, T. Katayama, T. Henighan, M. Jiang, T.A. Miller, D.A. Reis, L.A. Boatner, O. Delaire, and M. Trigo, "Ultrafast disordering of vanadium dimers in photoexcited VO2," Science (1979) **362**(6414), 572–576 (2018).

<sup>516</sup> A.R. Sandy, Q. Zhang, and L.B. Lurio, "Hard X-Ray Photon Correlation Spectroscopy Methods for Materials Studies," Https://Doi.Org/10.1146/Annurev-Matsci-070317-124334 **48**, 167–190 (2018).

<sup>517</sup> M. Esposito, "Stochastic thermodynamics under coarse graining," Phys Rev E **85**(4), 041125 (2012).

<sup>518</sup> G.E. Crooks, "Entropy production fluctuation theorem and the nonequilibrium work relation for free energy differences," Phys Rev E **60**(3), 2721 (1999).

<sup>519</sup> A. Mangu, V.A. Stoica, H. Zheng, T. Yang, M. Zhang, H. Wang, Q.L. Nguyen, S. Song, S. Das, P. Meisenheimer, E. Donoway, M. Chollet, Y. Sun, J.J. Turner, J.W. Freeland, H. Wen, L.W. Martin, L.-Q. Chen, V. Gopalan, D. Zhu, Y. Cao, and A.M. Lindenberg, "Hidden domain boundary dynamics towards crystalline perfection," (2024).

<sup>520</sup> T.U. Schulli, and S.J. Leake, "X-ray nanobeam diffraction imaging of materials," Curr Opin Solid State Mater Sci **22**(5), 188–201 (2018).

<sup>521</sup> C.E. Murray, H. Yan, C. Lavoie, J. Jordan-Sweet, A. Pattammattel, K. Reuter, M. Hasanuzzaman, N. Lanzillo, R. Robison, and N. Loubet, "Mapping of the mechanical response in Si/SiGe nanosheet device geometries," Communications Engineering 2022 1:1 **1**(1), 1–8 (2022).

<sup>522</sup> A. Pateras, J. Carnis, U. Mukhopadhyay, M.I. Richard, S.J. Leake, T.U. Schülli, C. Reichl, W. Wegscheider, J.P. Dehollain, L.M.K. Vandersypen, and P.G. Evans, "Electrode-induced lattice distortions in GaAs multi-quantum-dot arrays," J Mater Res **34**(8), 1291–1301 (2019).

<sup>523</sup> A. Pateras, J. Park, Y. Ahn, J.A. Tilka, M. V. Holt, C. Reichl, W. Wegscheider, T.A. Baart, J.P. Dehollain, U. Mukhopadhyay, L.M.K. Vandersypen, and P.G. Evans, "Mesoscopic Elastic Distortions in GaAs Quantum Dot Heterostructures," Nano Lett **18**(5), 2780–2786 (2018).

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

<sup>524</sup> J. Park, Y. Ahn, J.A. Tilka, K.C. Sampson, D.E. Savage, J.R. Prance, C.B. Simmons, M.G. Lagally, S.N. Coppersmith, M.A. Eriksson, M. V. Holt, and P.G. Evans, "Electrode-stress-induced nanoscale disorder in Si quantum electronic devices," APL Mater **4**(6), (2016).

<sup>525</sup> P.G. Evans, D.E. Savage, J.R. Prance, C.B. Simmons, M.G. Lagally, S.N. Coppersmith, M.A. Eriksson, and T.U. Schülli, "Nanoscale Distortions of Si Quantum Wells in Si/SiGe Quantum-Electronic Heterostructures," Advanced Materials **24**(38), 5217–5221 (2012).

<sup>526</sup> N. D'Anna, D. Ferreira Sanchez, G. Matmon, J. Bragg, P.C. Constantinou, T.J.Z. Stock, S. Fearn, S.R. Schofield, N.J. Curson, M. Bartkowiak, Y. Soh, D. Grolimund, S. Gerber, and G. Aeppli, "Non-Destructive X-Ray Imaging of Patterned Delta-Layer Devices in Silicon," Adv Electron Mater **9**(5), 2201212 (2023).

<sup>527</sup> G. Rippy, L. Trinh, A.M. Kane, A.L. Ionin, M.S. Lee, R. V. Chopdekar, J.M. Christiansen-Salameh, D.A. Gilbert, A.J. Grutter, P.D. Murray, M. V. Holt, Z. Cai, K. Liu, Y. Takamura, and R. Kukreja, "X-ray nanodiffraction studies of ionically controlled nanoscale phase separation in cobaltites," Phys Rev Mater **3**(8), 082001 (2019).

<sup>528</sup> H.T. Zhang, T.J. Park, I.A. Zaluzhnyy, Q. Wang, S.N. Wadekar, S. Manna, R. Andrawis, P.O. Sprau, Y. Sun, Z. Zhang, C. Huang, H. Zhou, Z. Zhang, B. Narayanan, G. Srinivasan, N. Hua, E. Nazaretski, X. Huang, H. Yan, M. Ge, Y.S. Chu, M.J. Cherukara, M. V. Holt, M. Krishnamurthy, O.G. Shpyrko, S.K.R.S. Sankaranarayanan, A. Frano, K. Roy, and S. Ramanathan, "Perovskite neural trees," Nat Commun **11**(1), 2245 (2020).

<sup>529</sup> H. Liu, Y. Dong, M. Galib, Z. Cai, L. Stan, L. Zhang, A. Suwardi, J. Wu, J. Cao, C. Kiang, I. Tan, S.K.R.S. Sankaranarayanan, B. Narayanan, H. Zhou, D.D. Fong, H. Liu, Y. Dong, D.D. Fong, L. Zhang, A. Suwardi, J. Wu, J. Cao, C.K.I. Tan, M. Galib, B. Narayanan, Z. Cai, H. Zhou, L. Stan, and S.K.R.S. Sankaranarayanan, "Controlled Formation of Conduction Channels in Memristive Devices Observed by X-ray Multimodal Imaging," Advanced Materials **34**(35), 2203209 (2022).

<sup>530</sup> J.Y. Jo, P. Chen, R.J. Sichel, S.H. Baek, R.T. Smith, N. Balke, S. V. Kalinin, M. V. Holt, J. Maser, K. Evans-Lutterodt, C.B. Eom, and P.G. Evans, "Structural consequences of ferroelectric nanolithography," Nano Lett **11**(8), 3080–3084 (2011).

<sup>531</sup> H. Liu, Y. Dong, M.J. Cherukara, K. Sasikumar, B. Narayanan, Z. Cai, B. Lai, L. Stan, S. Hong, M.K.Y. Chan, S.K.R.S. Sankaranarayanan, H. Zhou, and Di.D. Fong, "Quantitative Observation of Threshold Defect Behavior in Memristive Devices with Operando X-ray Microscopy," ACS Nano **12**(5), 4938–4945 (2018).

<sup>532</sup> Q. Zhang, E.M. Dufresne, P. Chen, J. Park, M.P. Cosgriff, M. Yusuf, Y. Dong, D.D. Fong, H. Zhou, Z. Cai, R.J. Harder, S.J. Callori, M. Dawber, P.G. Evans, and A.R. Sandy, "Thermal Fluctuations of Ferroelectric Nanodomains in a Ferroelectric-Dielectric PbTiO3/SrTiO3 Superlattice," Phys Rev Lett **118**(9), 097601 (2017).

<sup>533</sup> J. Li, L. Zhong, R. Jangid, Meera, G. Rippy, K. Ainslie, C. Kohne, A.S. Everhardt, B. Noheda, Y. Zhang, A. Fluerasu, S. Matzen, and R. Kukreja, "Domain fluctuations in a ferroelectric low-strain BaTiO3 thin film," Phys Rev Mater **4**(11), 114409 (2020).

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

<sup>534</sup> Q. Zhang, G. Wan, V. Starchenko, G. Hu, E.M. Dufresne, H. Zhou, H. Jeen, I.C. Almazan, Y. Dong, H. Liu, A.R. Sandy, G.E. Sterbinsky, H.N. Lee, P. Ganesh, and D.D. Fong, "Intermittent Defect Fluctuations in Oxide Heterostructures," Advanced Materials **35**(42), 2305383 (2023).

<sup>535</sup> Q. Zhang, G. Hu, V. Starchenko, G. Wan, E.M. Dufresne, Y. Dong, H. Liu, H. Zhou, H. Jeen, K. Saritas, J.T. Krogel, F.A. Reboredo, H.N. Lee, A.R. Sandy, I.C. Almazan, P. Ganesh, and D.D. Fong, "Phase Transition Dynamics in a Complex Oxide Heterostructure," Phys Rev Lett **129**(23), 235701 (2022).

<sup>536</sup> Y. Zhu, Z. Cai, P. Chen, Q. Zhang, M.J. Highland, I.W. Jung, D.A. Walko, E.M. Dufresne, J. Jeong, M.G. Samant, S.S.P. Parkin, J.W. Freeland, P.G. Evans, and H. Wen, "Mesoscopic structural phase progression in photo-excited VO2 revealed by time-resolved x-ray diffraction microscopy," Scientific Reports 2016 6:1 **6**(1), 21999 (2016).

<sup>537</sup> D. Schrecongost, M. Aziziha, H.-T. Zhang, I.-C. Tung, J. Tessmer, W. Dai, Q. Wang, R. Engel-Herbert, H. Wen, Y.N. Picard, C. Cen, D. Schrecongost, M. Aziziha, W. Dai, Q. Wang, C. Cen, H. Zhang, R. Engel-Herbert, I. Tung, H. Wen, J. Tessmer, and Y.N. Picard, "On-Demand Nanoscale Manipulations of Correlated Oxide Phases," Adv Funct Mater **29**(49), 1905585 (2019).

<sup>538</sup> S.O. Hruszkewycz, M. Allain, M. V. Holt, C.E. Murray, J.R. Holt, P.H. Fuoss, and V. Chamard, "Highresolution three-dimensional structural microscopy by single-angle Bragg ptychography," Nat Mater **16**(2), 244–251 (2016).

<sup>539</sup> G. Xiong, O. Moutanabbir, M. Reiche, R. Harder, I. Robinson, G. Xiong, I. Robinson, O. Moutanabbir, M. Reiche, and R. Harder, "Coherent X-Ray Diffraction Imaging and Characterization of Strain in Siliconon-Insulator Nanostructures," Advanced Materials **26**(46), 7747–7763 (2014).

<sup>540</sup> A. Grigoriev, D.H. Do, D.M. Kim, C.B. Eom, B. Adams, E.M. Dufresne, and P.G. Evans, "Nanosecond domain wall dynamics in ferroelectric Pb(Zr,Ti)O3 thin films," Phys Rev Lett **96**(18), 187601 (2006).

<sup>541</sup> R. Liu, J.G. Ulbrandt, H.C. Hsing, A. Gura, B. Bein, A. Sun, C. Pan, G. Bertino, A. Lai, K. Cheng, E. Doyle, K. Evans-Lutterodt, R.L. Headrick, and M. Dawber, "Role of ferroelectric polarization during growth of highly strained ferroelectric materials," Nat Commun **11**(1), 2630 (2020).

<sup>542</sup> H. Hong, J.L. McChesney, F. Wrobel, X. Yan, Y. Li, A. Bhattacharya, and D.D. Fong, "In situ study on the evolution of atomic and electronic structure of LaTiO3/SrTiO3 system," Phys Rev Mater **6**(1), L011401 (2022).

<sup>543</sup> C. Euaruksakul, Z.W. Li, F. Zheng, F.J. Himpsel, C.S. Ritz, B. Tanto, D.E. Savage, X.S. Liu, and M.G. Lagally, "Influence of strain on the conduction band structure of strained silicon nanomembranes," Phys Rev Lett **101**(14), 147403 (2008).

<sup>544</sup> G.W. Bailey, R.L. Price, E. Voelkl, I.H. Musselman, and J. Mardinly, "The Effect of Moore&s Law on the Growing Role of Transmission Electron Microscopy in the Semiconductor Industry," Microscopy and Microanalysis **7**(S2), 510–511 (2001).

<sup>545</sup> C. Kisielowski, B. Freitag, M. Bischoff, H. Van Lin, S. Lazar, G. Knippels, P. Tiemeijer, M. Van Der Stam, S. Von Harrach, M. Stekelenburg, M. Haider, S. Uhlemann, H. Müller, P. Hartel, B. Kabius, D. Miller, I. Petrov, E.A. Olson, T. Donchev, E.A. Kenik, A.R. Lupini, J. Bentley, S.J. Pennycook, I.M. Anderson, A.M. Minor, A.K. Schmid, T. Duden, V. Radmilovic, Q.M. Ramasse, M. Watanabe, R. Erni, E.A. Stach, P. Denes,

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

APL Materials Publishing PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

This is the author's peer reviewed, accepted manuscript. However,

and U. Dahmen, "Detection of Single Atoms and Buried Defects in Three Dimensions by Aberration-Corrected Electron Microscope with 0.5-Å Information Limit," Microscopy and Microanalysis 14(5), 469-477 (2008).

<sup>546</sup> N. Dellby, L. Krivaneka, D. Nellist, E. Batson, and R. Lupini, "Progress in aberration-corrected scanning transmission electron microscopy," J Electron Microsc (Tokyo) 50(3), 177–185 (2001).

<sup>547</sup> C. Ophus, "Quantitative Scanning Transmission Electron Microscopy for Materials Science: Imaging, Diffraction, Spectroscopy, and Tomography," Annu Rev Mater Res 53(1), (2023).

<sup>548</sup> C. Ophus, J. Ciston, and C.T. Nelson, "Correcting nonlinear drift distortion of scanning probe and scanning transmission electron microscopies from image pairs with orthogonal scan directions," Ultramicroscopy 162, 1–9 (2016).

<sup>549</sup> M.J. Hÿtch, and A.M. Minor, "Observing and measuring strain in nanostructures and devices with transmission electron microscopy," MRS Bull 39(2), 138–146 (2014).

<sup>550</sup> L. Jones, and P.D. Nellist, "Identifying and Correcting Scan Noise and Drift in the Scanning Transmission Electron Microscope," Microscopy and Microanalysis 19(4), 1050–1060 (2013).

<sup>551</sup> P.A. Midgley, and M. Weyland, "3D electron microscopy in the physical sciences: the development of Z-contrast and EFTEM tomography," Ultramicroscopy 96(3-4), 413-431 (2003).

<sup>552</sup> P. Ercius, M. Weyland, D.A. Muller, and L.M. Gignac, "Three-dimensional imaging of nanovoids in copper interconnects using incoherent bright field tomography," Appl Phys Lett 88(24), 243116 (2006).

<sup>553</sup> J. Miao, P. Ercius, and S.J.L. Billinge, "Atomic electron tomography: 3D structures without crystals," Science (1979) 353(6306), (2016).

<sup>554</sup> Y. Yang, J. Zhou, F. Zhu, Y. Yuan, D.J. Chang, D.S. Kim, M. Pham, A. Rana, X. Tian, Y. Yao, S.J. Osher, A.K. Schmid, L. Hu, P. Ercius, and J. Miao, "Determining the three-dimensional atomic structure of an amorphous solid," Nature 592(7852), 60-64 (2021).

<sup>555</sup> R.E. Dunin-Borkowski, T. Kasama, A. Wei, S.L. Tripp, M.J. Hytch, E. Snoeck, R.J. Harrison, and A. Putnis, "Off-axis electron holography of magnetic nanowires and chains, rings, and planar arrays of magnetic nanoparticles," Microsc Res Tech 64(5-6), 390-402 (2004).

<sup>556</sup> C. Phatak, M. Beleggia, and M. De Graef, "Vector field electron tomography of magnetic materials: Theoretical development," Ultramicroscopy **108**(6), 503–513 (2008).

<sup>557</sup> D. Wolf, N. Biziere, S. Sturm, D. Reyes, T. Wade, T. Niermann, J. Krehl, B. Warot-Fonrose, B. Büchner, E. Snoeck, C. Gatel, and A. Lubk, "Holographic vector field electron tomography of three-dimensional nanomagnets," Communications Physics 2019 2:1 2(1), 1–9 (2019).

<sup>558</sup> O. Nicoletti, F. De La Peña, R.K. Leary, D.J. Holland, C. Ducati, and P.A. Midgley, "Three-dimensional imaging of localized surface plasmon resonances of metal nanoparticles," Nature 502(7469), 80-84 (2013).

<sup>559</sup> D.A. Muller, L. Fitting Kourkoutis, M. Murfitt, J.H. Song, H.Y. Hwang, J. Silcox, N. Dellby, and O.L. Krivanek, "Atomic-scale chemical imaging of composition and bonding by aberration-corrected microscopy," Science (1979) 319(5866), 1073-1076 (2008).

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

This is the author's peer reviewed, accepted manuscript. However,

<sup>560</sup> R.F. Egerton, *Electron Energy-Loss Spectroscopy in the Electron Microscope* (Springer Science & Business Media, 2011).

<sup>561</sup> M. Varela, J. Gazquez, and S.J. Pennycook, "STEM-EELS imaging of complex oxides and interfaces," MRS Bull **37**(1), 29–35 (2012).

<sup>562</sup> M. Bosman, L.J. Tang, J.D. Ye, S.T. Tan, Y. Zhang, and V.J. Keast, "Nanoscale band gap spectroscopy on ZnO and GaN-based compounds with a monochromated electron microscope," Appl Phys Lett **95**(10), 101110 (2009).

<sup>563</sup> J. Nelayah, M. Kociak, O. Stéphan, F.J.G. De Abajo, M. Tencé, L. Henrard, D. Taverna, I. Pastoriza-Santos, L.M. Liz-Marzán, and C. Colliex, "Mapping surface plasmons on a single metallic nanoparticle," Nat Phys **3**(5), 348–353 (2007).

<sup>564</sup> C. Cherqui, N. Thakkar, G. Li, J.P. Camden, and D.J. Masiello, "Characterizing Localized Surface Plasmons Using Electron Energy-Loss Spectroscopy," Annu Rev Phys Chem **67**, 331–357 (2016).

<sup>565</sup> K. Suenaga, T. Okazaki, E. Okunishi, and S. Matsumura, "Detection of photons emitted from single erbium atoms in energy-dispersive X-ray spectroscopy," Nat Photonics **6**(8), 545–548 (2012).

<sup>566</sup> R. Tsuneta, M. Koguchi, K. Nakamura, and A. Nishida, "A specimen-drift-free EDX mapping system in a STEM for observing two-dimensional profiles of low dose elements in fine semiconductor devices," J Electron Microsc (Tokyo) **51**(3), 167–171 (2002).

<sup>567</sup> G. Servanton, R. Pantel, M. Juhel, and F. Bertin, "Two-dimensional quantitative mapping of arsenic in nanometer-scale silicon devices using STEM EELS–EDX spectroscopy," Micron **40**(5–6), 543–551 (2009).

<sup>568</sup> R. Clough, and A.I. Kirkland, "Direct Digital Electron Detectors," Advances in Imaging and Electron Physics **198**, 1–42 (2016).

<sup>569</sup> M. Nord, R.W.H. Webster, K.A. Paton, S. McVitie, D. McGrouther, I. Maclaren, and G.W. Paterson, "Fast Pixelated Detectors in Scanning Transmission Electron Microscopy. Part I: Data Acquisition, Live Processing, and Storage," Microscopy and Microanalysis **26**(4), 653–666 (2020).

<sup>570</sup> R. Close, Z. Chen, N. Shibata, and S.D. Findlay, "Towards quantitative, atomic-resolution reconstruction of the electrostatic potential via differential phase contrast using electrons," Ultramicroscopy **159**, 124–137 (2015).

<sup>571</sup> N. Shibata, S.D. Findlay, Y. Kohno, H. Sawada, Y. Kondo, and Y. Ikuhara, "Differential phase-contrast microscopy at atomic resolution," Nat Phys **8**(8), 611–615 (2012).

<sup>572</sup> W. Gao, C. Addiego, H. Wang, X. Yan, Y. Hou, D. Ji, C. Heikes, Y. Zhang, L. Li, H. Huyan, T. Blum, T. Aoki,
Y. Nie, D.G. Schlom, R. Wu, and X. Pan, "Real-space charge-density imaging with sub-ångström resolution by four-dimensional electron microscopy," Nature 575(7783), 480–484 (2019).

<sup>573</sup> J.A. Hachtel, J.C. Idrobo, and M. Chi, "Sub-Ångstrom electric field measurements on a universal detector in a scanning transmission electron microscope," Adv Struct Chem Imaging **4**(1), 1–10 (2018).

<sup>574</sup> S. Fang, Y. Wen, C.S. Allen, C. Ophus, G.G.D. Han, A.I. Kirkland, E. Kaxiras, and J.H. Warner, "Atomic electrostatic maps of 1D channels in 2D semiconductors using 4D scanning transmission electron microscopy," Nat Commun **10**(1), 1–9 (2019).

ACCEPTED MANUSCRIPT

Alphanet APL Materials

This is the author's peer reviewed, accepted manuscript. However,

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774

<sup>575</sup> Y. Kohno, T. Seki, S.D. Findlay, Y. Ikuhara, and N. Shibata, "Real-space visualization of intrinsic magnetic fields of an antiferromagnet," Nature **602**(7896), 234–239 (2022).

<sup>576</sup> J. Martis, S. Susarla, A. Rayabharam, C. Su, T. Paule, P. Pelz, C. Huff, X. Xu, H.-K. Li, M. Jaikissoon, V. Chen, E. Pop, K. Saraswat, A. Zettl, N.R. Aluru, R. Ramesh, P. Ercius, and A. Majumdar, "Imaging the electron charge density in monolayer MoS2 at the Ångstrom scale," Nat Commun **14**(1), 1–8 (2023).

<sup>577</sup> J. Rodenburg, and A. Maiden, *Ptychography* (Springer, 2019).

<sup>578</sup> P.D. Nellist, B.C. McCallum, and J.M. Rodenburg, "Resolution beyond the 'information limit' in transmission electron microscopy," Nature **374**(6523), 630–632 (1995).

<sup>579</sup> T.J. Pennycook, A.R. Lupini, H. Yang, M.F. Murfitt, L. Jones, and P.D. Nellist, "Efficient phase contrast imaging in STEM using a pixelated detector. Part 1: Experimental demonstration at atomic resolution," Ultramicroscopy **151**, 160–167 (2015).

<sup>580</sup> Z. Chen, Y. Jiang, Y.T. Shao, M.E. Holtz, M. Odstrčil, M. Guizar-Sicairos, I. Hanke, S. Ganschow, D.G. Schlom, and D.A. Muller, "Electron ptychography achieves atomic-resolution limits set by lattice vibrations," Science (1979) **372**(6544), 826–831 (2021).

<sup>581</sup> Z. Chen, E. Turgut, Y. Jiang, K.X. Nguyen, M.J. Stolt, S. Jin, D.C. Ralph, G.D. Fuchs, and D.A. Muller, "Lorentz electron ptychography for imaging magnetic textures beyond the diffraction limit," Nat Nanotechnol **17**(11), 1165–1170 (2022).

<sup>582</sup> S.R. Spurgeon, C. Ophus, L. Jones, A. Petford-Long, S. V. Kalinin, M.J. Olszta, R.E. Dunin-Borkowski, N. Salmon, K. Hattar, W.C.D. Yang, R. Sharma, Y. Du, A. Chiaramonti, H. Zheng, E.C. Buck, L. Kovarik, R.L. Penn, D. Li, X. Zhang, M. Murayama, and M.L. Taheri, "Towards data-driven next-generation transmission electron microscopy," Nat Mater **20**(3), 274–279 (2020).

<sup>583</sup> B.H. Savitzky, S.E. Zeltmann, L.A. Hughes, H.G. Brown, S. Zhao, P.M. Pelz, T.C. Pekin, E.S. Barnard, J. Donohue, L. Rangel Dacosta, E. Kennedy, Y. Xie, M.T. Janish, M.M. Schneider, P. Herring, C. Gopal, A. Anapolsky, R. Dhall, K.C. Bustillo, P. Ercius, M.C. Scott, J. Ciston, A.M. Minor, and C. Ophus, "py4DSTEM: A Software Package for Four-Dimensional Scanning Transmission Electron Microscopy Data Analysis," Microscopy and Microanalysis 27(4), 712–743 (2021).

<sup>584</sup> A. Clausen, D. Weber, K. Ruzaeva, V. Migunov, A. Baburajan, A. Bahuleyan, J. Caron, R. Chandra, S. Halder, M. Nord, K. Müller-Caspary, and R.E. Dunin-Borkowski, "LiberTEM: Software platform for scalable multidimensional data processing in transmission electron microscopy," J Open Source Softw 5(50), 2006 (2020).

<sup>585</sup> J.L. Hart, A.C. Lang, A.C. Leff, P. Longo, C. Trevor, R.D. Twesten, and M.L. Taheri, "Direct Detection Electron Energy-Loss Spectroscopy: A Method to Push the Limits of Resolution and Sensitivity," Sci Rep **7**(1), 1–14 (2017).

<sup>586</sup> S. Susarla, P. García-Fernández, C. Ophus, S. Das, P. Aguado-Puente, M. McCarter, P. Ercius, L.W. Martin, R. Ramesh, and J. Junquera, "Atomic scale crystal field mapping of polar vortices in oxide superlattices," Nat Commun **12**(1), 1–7 (2021).

<sup>587</sup> A. Gloter, V. Badjeck, L. Bocher, N. Brun, K. March, M. Marinova, M. Tencé, M. Walls, A. Zobelli, O. Stéphan, and C. Colliex, "Atomically resolved mapping of EELS fine structures," Mater Sci Semicond Process **65**, 2–17 (2017).

<sup>588</sup> E. Kennedy, C. Choi, and M.C. Scott, "Comparative analysis for meaningful interpretation of rareearth oxide M4,5 energy loss edges," (2021).

<sup>589</sup> S. Susarla, M.H. Naik, D.D. Blach, J. Zipfel, T. Taniguchi, K. Watanabe, L. Huang, R. Ramesh, F.H. da Jornada, S.G. Louie, P. Ercius, and A. Raja, "Hyperspectral imaging of exciton confinement within a moiré unit cell with a subnanometer electron probe," Science (1979) **378**(6625), 1235–1239 (2022).

<sup>590</sup> B. Plotkin-Swing, G.J. Corbin, S. De Carlo, N. Dellby, C. Hoermann, M. V. Hoffman, T.C. Lovejoy, C.E. Meyer, A. Mittelberger, R. Pantelic, L. Piazza, and O.L. Krivanek, "Hybrid pixel direct detector for electron energy loss spectroscopy," Ultramicroscopy **217**, 113067 (2020).

<sup>591</sup> R.F. Egerton, "Limits to the spatial, energy and momentum resolution of electron energy-loss spectroscopy," Ultramicroscopy **107**(8), 575–586 (2007).

<sup>592</sup> O.L. Krivanek, T.C. Lovejoy, N. Dellby, T. Aoki, R.W. Carpenter, P. Rez, E. Soignard, J. Zhu, P.E. Batson, M.J. Lagos, R.F. Egerton, and P.A. Crozier, "Vibrational spectroscopy in the electron microscope," Nature **514**(7521), 209–212 (2014).

<sup>593</sup> X. Yan, C. Liu, C.A. Gadre, L. Gu, T. Aoki, T.C. Lovejoy, N. Dellby, O.L. Krivanek, D.G. Schlom, R. Wu, and X. Pan, "Single-defect phonons imaged by electron microscopy," Nature **589**(7840), 65–69 (2021).

<sup>594</sup> G. Duclos, R. Adkins, D. Banerjee, M.S.E. Peterson, M. Varghese, I. Kolvin, A. Baskaran, R.A. Pelcovits, T.R. Powers, A. Baskaran, F. Toschi, M.F. Hagan, S.J. Streichan, V. Vitelli, D.A. Beller, and Z. Dogic, "Topological structure and dynamics of three-dimensional active nematics," Science (1979) 367(6482), 1120–1124 (2020).

<sup>595</sup> J.A. Hachtel, J. Huang, I. Popovs, S. Jansone-Popova, J.K. Keum, J. Jakowski, T.C. Lovejoy, N. Dellby, O.L. Krivanek, and J.C. Idrobo, "Identification of site-specific isotopic labels by vibrational spectroscopy in the electron microscope," Science (1979) **363**(6426), 525–528 (2019).

<sup>596</sup> C.W. Johnson, A.K. Schmid, M. Mankos, R. Röpke, N. Kerker, I.S. Hwang, E.K. Wong, D.F. Ogletree, A.M. Minor, and A. Stibor, "Electron-Beam Source with a Superconducting Niobium Tip," Phys Rev Appl **19**(3), 034036 (2023).

<sup>597</sup> A.M. Minor, P. Denes, and D.A. Muller, "Cryogenic electron microscopy for quantum science," MRS Bull **44**(12), 961–966 (2019).

PLEASE CITE THIS ARTICLE AS DOI: 10.1063/5.0184774