# Bottom-up approach for carbon nanotube interconnects

Jun Li, Qi Ye, Alan Cassell, Hou Tee Ng, Ramsey Stevens et al.

**Applied Physics** 

Letters

Citation: Appl. Phys. Lett. **82**, 2491 (2003); doi: 10.1063/1.1566791 View online: http://dx.doi.org/10.1063/1.1566791 View Table of Contents: http://apl.aip.org/resource/1/APPLAB/v82/i15 Published by the American Institute of Physics.

### **Related Articles**

The impact of substrate temperature on the size and aspect ratio of inkjet-dissolved via holes in thin poly(4-vinyl phenol) dielectric layers Appl. Phys. Lett. 102, 103303 (2013)

The impact of substrate temperature on the size and aspect ratio of inkjet-dissolved via holes in thin poly(4-vinyl phenol) dielectric layers

APL: Org. Electron. Photonics 6, 46 (2013)

Rapid formation of Cu/Cu3Sn/Cu joints using ultrasonic bonding process at ambient temperature Appl. Phys. Lett. 102, 094104 (2013)

Three-dimensional imaging of copper pillars using x-ray tomography within a scanning electron microscope: A simulation study based on synchrotron data Rev. Sci. Instrum. 84, 023708 (2013)

Comparison of thermomigration behaviors between Pb-free flip chip solder joints and microbumps in three dimensional integrated circuits: Bump height effect J. Appl. Phys. 113, 043711 (2013)

#### Additional information on Appl. Phys. Lett.

Journal Homepage: http://apl.aip.org/ Journal Information: http://apl.aip.org/about/about\_the\_journal Top downloads: http://apl.aip.org/features/most\_downloaded Information for Authors: http://apl.aip.org/authors

## ADVERTISEMENT



Downloaded 18 Mar 2013 to 128.210.126.199. Redistribution subject to AIP license or copyright; see http://apl.aip.org/about/rights\_and\_permissions

#### Bottom-up approach for carbon nanotube interconnects

Jun Li,<sup>a),b)</sup> Qi Ye,<sup>b)</sup> Alan Cassell,<sup>b)</sup> Hou Tee Ng,<sup>b)</sup> Ramsey Stevens,<sup>b)</sup> Jie Han,<sup>b)</sup> and M. Meyyappan NASA Ames Research Center, Moffett Field, California 94035

(Received 5 December 2002; accepted 31 January 2003)

We report a bottom-up approach to integrate multiwalled carbon nanotubes (MWNTs) into multilevel interconnects in silicon integrated-circuit manufacturing. MWNTs are grown vertically from patterned catalyst spots using plasma-enhanced chemical vapor deposition. We demonstrate the capability to grow aligned structures ranging from a single tube to forest-like arrays at desired locations.  $SiO_2$  is deposited to encapsulate each nanotube and the substrate, followed by a mechanical polishing process for planarization. MWNTs retain their integrity and demonstrate electrical properties consistent with their original structure. © 2003 American Institute of Physics. [DOI: 10.1063/1.1566791]

The interconnect in an integrated circuit (IC) distributes clock and other signals as well as provides power or ground to various circuits on a chip. The International Technology *Roadmap for Semiconductors* (ITRS)<sup>1</sup> emphasizes the highspeed transmission needs of the chip as the driver for future interconnect development. Interconnect requirements for the near and long term for both high performance microprocessors (MPs) and dynamic random access memory (DRAM) are outlined in ITRS. MP needs involve solutions to local, intermediate and global wiring. In general, the challenges in interconnect technology arise from both material requirements and difficulties in processing. The susceptibility of common interconnect metals to electromigration at high current densities ( $>10^6$  A/cm<sup>2</sup>) is a problem. The copper interconnect, introduced in 1998, is now routinely used with minimum feature sizes down to 130 nm.<sup>2,3</sup> However the electrical resistivity of Cu increases with a decrease in dimensions due to electron surface scattering and grain-boundary scattering.<sup>4,5</sup> Such size effects arise from interface roughness and small grain size, which are hard to overcome.<sup>5</sup> On the processing side, current technology relies on three steps: dry etching to create the trenches/vias, deposition to fill metal plugs, and planarization. The aspect ratio of contact holes for DRAM stacked capacitors now is 12:1 and is expected to increase to 23:1 by 2016.1 Creating such high aspect ratio contacts with straight walls is an extremely difficult task. HBr etching of  $SiO_2$  for a 9:1 contact hole reported in Ref. 6 yields a diameter of 135 nm at the top but only 70 nm at the bottom. Aspect ratio dependent etching becomes a serious problem with each new IC generation. Plasma damage and cleaning of high aspect ratio features also pose concerns. Void-free filling of high aspect ratio features is an equally difficult task.

Innovative material and process solutions are critical to sustain the growth curve according to ITRS. In this regard, the potential of carbon nanotubes (CNTs) as an interconnect material has been recognized.<sup>7</sup> For a discussion on the structure and properties of CNTs, the reader is referred to Refs. 8 and 9. The extraordinary electrical, mechanical, and thermal properties of CNTs may provide near-term solutions for problems in interconnects, chip cooling, etc. in silicon IC technology. For example, Wei et al.<sup>10</sup> showed that the current carrying capacity of multiwalled CNTs (MWNTs) did not degrade after 350 h at current densities of 1010 A/cm2 at 250 °C. The thermal conductivity of CNTs<sup>11,12</sup> is about 1700-3000 W/m K. The mechanical properties of CNTs are also superior to those of traditional materials used in the IC industry.

Kreupl et al.<sup>13</sup> recently deposited MWNTs inside 400 nm vias and  $5 \times 5 \,\mu\text{m}^2$  contact holes (1.25  $\mu\text{m}$  depth). Although their estimated resistance per nanotube of 600 k $\Omega$ was high, this value will certainly decrease as CNT growth matures and the quality of the CNT-metal contacts improves. But this approach does not offer a viable solution to interconnect problems. It is well known that CNTs, as deposited on substrates and inside trenches, appear as "noodles." The anticipated ballistic transport is unlikely to happen in entangled nanotubes. Although the reported fill factor is low and can be improved in the future, planarization by chemical mechanical polishing (CMP) is likely to unravel the noodles. This approach simply replaces Cu or Al with CNTs and relies on the traditional etch-deposition-planarization path; thus all the problems of high aspect ratio etching of vias and holes remain. Seeding the bottom of a deep trench with the catalyst for CNT growth may also become an issue. We offer an alternative solution in which MWNTs are first grown at prespecified locations, then gap filled with SiO<sub>2</sub>, and finally planarized. This bottom-up approach eliminates the etching step, already provides an aspect ratio of 20 or more uniform diameter interconnects, eliminates void-related problems since the SiO<sub>2</sub> is gap filled rather than CNTs and provides a SiO<sub>2</sub>-CNT structure that is smooth, mechanically stable, and withstands the aggressiveness of CMP.

Figure 1 shows a schematic of our process sequence. A Si (100) wafer covered with 500 nm thermal oxide and 200 nm Cr (or Ta) lines is used to deposit 20 nm thick Ni as a catalyst. Ion beam sputtering is used to deposit Ni on patterned spots for local wiring or contact hole applications; for global wiring, Ni can be deposited as a 20 nm thick micron-

2491 Downloaded 18 Mar 2013 to 128.210.126.199. Redistribution subject to AIP license or copyright; see http://apl.aip.org/about/rights\_and\_permissions

a)Electronic mail: jli@mail.arc.nasa.gov

<sup>&</sup>lt;sup>b)</sup>Also at: ELORET Corporation.



FIG. 1. Schematic of the process sequence.

scale film. Then plasma enhanced chemical vapor deposition (PECVD) is used to grow a low density MWNT array by an inductively coupled plasma process or dc plasma-assisted hot filament CVD as reported previously.<sup>14–16</sup> Each CNT is vertically aligned and freestanding on the surface (see Fig. 2). Such CNT structures are not possible by thermal CVD but are produced by PECVD due to the electric field normal to the substrate.<sup>14</sup> Next, the free space between the individual CNTs is filled with SiO<sub>2</sub> by CVD using tetraethylorthosilicate (TEOS).<sup>16</sup> This is followed by CMP to produce a CNT array embedded in SiO<sub>2</sub> with only the ends exposed over the planarized solid surface.<sup>16</sup> The top metal line may also be deposited although it is omitted here.

Figure 2 shows scanning electron microscopy (SEM) and transmission electron microscopy (TEM) images of some CNT arrays at various stages of processing. Well-separated, vertically aligned MWNTs are grown on ~100 nm diam catalyst spots [Fig. 2(a)] and 2  $\mu$ m spots [Fig. 2(b)] defined by e-beam and UV lithography, respectively. The 2  $\mu$ m spots each have approximately 10 nanotubes. The nanotubes have an aspect ratio of up to 100:1 and lengths varying from 2 to 10  $\mu$ m (depending on the growth time and conditions) and diameters of between 30 to 200 nm (depending on the diameter of the patterned spot and the catalyst thickness).



FIG. 2. SEM images of as-grown MWNTs on (a) 100 nm diam catalyst spots and (b) 2  $\mu$ m diam catalyst spots, and (c) a catalyst film deposited at alignment markers over 10  $\mu$ m in size; (d)–(f) images corresponding to those in (a)–(c), respectively, after being encapsulated with SiO<sub>2</sub>; (g) high magnification SEM image of a MWNT array; (h) TEM image of a single MWNT from the array; (i) SEM image of the top surface of an embedded CNT array after CMP. The perspective of all SEM images is 45°. The scale bars are 5, 3, 10, 2, 5, 10, 1, 0.2, and 0.2  $\mu$ m, respectively.

Figure 2(c) shows MWNTs on a catalyst film deposited at alignment markers over 10  $\mu$ m in size. In all cases, we have successfully grown uniform MWNT arrays with uniform diameters along the axis from the base to the top [Figs. 2(g) and 2(h)]. Attachment of the nanotubes to the substrate is very strong and they cannot be removed easily.

SiO<sub>2</sub> deposition is found to be conformal around each nanotube as well as on the substrate. When the SiO<sub>2</sub> film grows thicker, it starts to break down to about  $2-3 \ \mu m$  size grains. For catalyst spots smaller than 2  $\mu$ m, we found that the CNTs are normally embedded within a single SiO<sub>2</sub> grain whereas multiple grains form for larger spot sizes [Figs. 2(d)-2(f)]. The Cr surface is also covered with a uniform SiO<sub>2</sub> film about 3  $\mu$ m in thickness (not shown). There are some voids ( $\leq 100$  nm in size) inside the SiO<sub>2</sub> film as a result of the grain boundaries. This can be avoided for catalyst spot sizes less than 2  $\mu$ m. Although not optimized, TEOS CVD has shown the formation of a conformal SiO<sub>2</sub> layer around CNTs and good gap-filling properties. The CMP process removes the excess  $SiO_2$  and breaks the CNTs resulting in a planarized SiO<sub>2</sub> surface with only the very ends of the CNTs exposed. As shown in Fig. 2(i), the CNTs extend about 30-50 nm above the SiO<sub>2</sub> surface, likely due to their better mechanical resilience. Bright contrast indicates conformal SiO<sub>2</sub> wrapping around each individual CNT even in the portion that protrudes.

The planarized SiO<sub>2</sub>-CNT structure without the top metal line is amenable to current-voltage (I-V) measurements using atomic force microscopy (AFM) modified with a current sensing AFM (CSAFM) module. This technique can be used to measure electrical properties of individual CNTs. The Si<sub>3</sub>N<sub>4</sub> cantilever was coated with a Pt film so that voltage bias can be applied. Figure 3 shows images of the topography, deflection, and current of an embedded CNT sample [grown on a macro-sized continuous catalyst film like in Fig. 2(i)] and corresponding profiles along the line on the surface as highlighted. The topography clearly indicates that CNTs protrude out of the SiO<sub>2</sub> matrix, consistent with the SEM image in Fig. 2(i). The black spots in Fig. 3(c)correlate well with the protruding CNTs, indicating that CNTs have higher conductance than the SiO<sub>2</sub> matrix. Clearly, the CNTs are well separated in the SiO<sub>2</sub> matrix.

Corresponding to the CSAFM image in Fig. 3(c), the AFM tip can be easily positioned over different conducting spots to generate I-V curves of individual CNTs quickly. Figure 3(d) shows typical I-V curves of a single MWNT and a compact bundle ( $\sim 250 \times 500 \text{ nm}^2$ ) in the embedded array. The I-V curve of the single MWNT is a straight line within the instrumental limits of  $\pm 10$  nA. The resistance of the single MWNT is about 300 k $\Omega$  but that of the bundle is much lower than the 2 k $\Omega$  instrumental limit. The *I*-*V* curve of the insulating SiO<sub>2</sub> shows a flat line at zero with 1 pA root mean square (rms) noise. Further measurements using a fourprobe station linked to a semiconductor parameter analyzer were carried out to inspect the bundles in the  $\pm 5.0$  V range. As shown in the inset of Fig. 3(d), a perfect linear curve is observed that has resistance of 5.2 k $\Omega$ , corresponding to about 60 MWNTs in parallel contact with the 25  $\mu$ m diam probe, consistent with the CNT density seen in Fig. 3(c). In these experiments, repeatedly applying  $\sim 1 \times 10^6$  A/cm<sup>2</sup> cur-



rent density for many hours did not show any damage according to the I-V measurements. It was already reported<sup>10</sup> there was no degradation even at  $10^{10}$  A/cm<sup>2</sup> with only loose thermal contacts. So, it is expected that CNTs embedded in a SiO<sub>2</sub> matrix would withstand current densities far higher than that desired by the ITRS.<sup>1</sup>

Ballistic transport in MWNTs with quantized conductance corresponds to resistance of 12.9 k $\Omega$ .<sup>8</sup> The resistance measured here of a single MWNT is more than an order of magnitude higher than the theoretical value. Nevertheless, the use of a compact bundle or increasing the number of MWNTs in contact may already be sufficient for global wiring. There are several reasons for the observed resistance and possible ways to reduce it. First, the contacts to nanotubes to date are not perfect. Typically,<sup>13</sup> metal contact has always been to the sidewall of CNTs. In the case of MWNTs, contact then is only to the outermost shell. In our approach, contact is made to all the shells which is favorable for interconnect applications. Theoretical studies<sup>17,18</sup> show that the length of contact between the metal and the nanotube is critical for low resistance. The conductance drops dramatically when the contact length is less than 10 nm. For the point contact geometry of CSAFM used here, this may be a valid issue and along with the AFM tip/CNT contact may contribute to the observed resistance. In practice, a catalyst metal such as Fe, Co, or Ni may be deposited on top of the MWNTs before deposition of the top metal line. Thermal annealing in the presence of the transition metal can improve the electrical contact between CNTs and metal lines.<sup>19</sup> On the bottom side, MWNTs are grown directly from the substrate and show strong attachment to the metal film on the substrate, so good electrical contact may be possible.

Finally, the quality of the material itself contributes to the resistance observed. It is known<sup>14–16</sup> that most plasmagrown structures are somewhat defective, and are characterized by periodic bamboo-like or ice cream cone-like closed shells along the axis, as confirmed by TEM images. Whereas an ideal MWNT will have all walls parallel to the center axis ( $\theta$ =0), most plasma-grown structures exhibit small  $\theta$  values and hence they are sometimes referred to as multiwalled carbon nanofibers.<sup>14</sup> In any case, the electrons have to cross the graphitic layers in such structures in order to be transported from one end to the other. This gives much larger resistance, similar to what one would get perpendicular to the basal FIG. 3. Images of the (a) topography, (b) deflection, and (c) current sensing (at -5 mV) of a  $5 \times 5 \ \mu m^2$  planarized CNT array embedded in a SiO<sub>2</sub> matrix with profiles along the line marked. The scale bars for the profiles are as noted except for deflection (arbitrary). (d) I-V curve of a single CNT (open circles) and a 250×500 nm<sup>2</sup> compact bundle (closed circles) in the embedded array, both measured with CSAFM. Inset: I-V curve of a parallel contacted CNT array measured with a four-probe station linked to a semiconductor analyzer.

plane of graphite. True ballistic behavior is possible with ideal MWNTs. We are currently investigating postgrowth annealing as well as higher temperature growth to reduce the resistance. The conductance may also be increased by introducing intercalation species such as I or Br to improve electron transport across graphitic layers.<sup>20</sup>

In summary, we have demonstrated a material and processing solution to integrate carbon nanotubes into multilevel interconnects to meet future silicon IC needs. The process sequence, which involves plasma deposition of CNTs, dielectric gap filling, planarization, annealing, etc., is compatible with current IC manufacturing practice.

Work by the authors at ELORET was supported by a NASA contract.

- <sup>1</sup>International Technology Roadmap for Semiconductors (Semiconductor Industry Association, San Jose, CA, 2001); http://public.itrs.net/.
- <sup>2</sup>S. Yokogawa, N. Okada, Y. Kakuhara, and H. Takizawa, Microelectron. Reliab. **41**, 1409 (2001).
- <sup>3</sup>X. W. Lin and D. Pramanik, Solid State Technol. 41, 63 (1998).
- <sup>4</sup>G. Steinlesberger, M. Engelhardt, G. Schindler, W. Steinhogl, A. von Glasow, K. Mosig, and E. Bertagnolli, Microelectron. Eng. **64**, 409 (2002).
- <sup>5</sup>T. S. Kuan, C. K. Inoki, G. S. Ohrlein, K. Rose, Y. P. Zhao, G. C. Wang, S. M. Rossnagel, and C. Cabral, Mater. Res. Soc. Symp. Proc. **612**, D.7.1.1 (2000).
- <sup>6</sup>H. Hwang, M. Meyyappan, G. S. Mathad, and R. Ranade, J. Vac. Sci. Technol. B **20**, 2199 (2002).
- <sup>7</sup> V. Zhirnov, D. Herr, and M. Meyyappan, J. Nanopart. Res. 1, 151 (1999).
  <sup>8</sup> Carbon Nanotubes, edited by M. Dresselhaus, G. Dresselhaus, and Ph.
- Avouris, (Springer, Berlin, 2001).
  <sup>9</sup>M. Meyyappan and D. Srivastava, in *The Handbook of Nanoscience and Engineering*, edited by W. A. Goddard, D. W. Brenner, S. E. Lyshevski, and C. J. Lyforts (Charging Bubbas, Parse Return EL 2002).
- and G. J. Iafrate (Chemical Rubber, Boca Raton, FL, 2002).
- <sup>10</sup>B. Q. Wei, R. Vajtai, and P. M. Ajayan, Appl. Phys. Lett. **79**, 1172 (2001).
- M. A. Osman and D. Srivastava, Nanotechnology 12, 21 (2001).
  J. Hone, M. Whitney, C. Piskoti, and A. Zettl, Phys. Rev. B 59, R2514
- (1999).
- <sup>13</sup> F. Kreupl, A. P. Graham, G. S. Duesberg, W. Steinhogl, M. Liebau, E. Unger, and W. Honlein, Microelectron. Eng. **64**, 399 (2002).
- <sup>14</sup>L. Delzeit, I. McAninch, B. A. Cruden, D. Hash, B. Chen, J. Han, and M. Meyyappan, J. Appl. Phys. **91**, 6027 (2002).
- <sup>15</sup>K. Matthews, B. A. Cruden, B. Chen, M. Meyyappan, and L. Delzeit, J. Nanosci. Nanotechnol 2, 475 (2002).
- <sup>16</sup> J. Li, R. Stevens, L. Delzeit, H. T. Ng, A. Cassell, J. Han, and M. Meyyappan, Appl. Phys. Lett. 89, 910 (2002).
- <sup>17</sup>M. P. Anantram, S. Datta, and Y. Xue, Phys. Rev. B **61**, 14219 (2000).
- <sup>18</sup>N. Mingo and J. Han, Phys. Rev. B 64, 201401 (2001).
- <sup>19</sup>R. Rosen, W. Simendinger, C. Debbault, H. Shimoda, L. Fleming, B. Stoner, and O. Zhou, Appl. Phys. Lett. **76**, 1668 (2000).
- <sup>20</sup> R. S. Lee, H. J. Kim, J. E. Fischer, A. Thess, and R. E. Smalley, Nature (London) **388**, 255 (1997).