World Academy of Science, Engineering and Technology International Journal of Electronics and Communication Engineering Vol:8, No:11, 2014

## A Novel FIFO Design for Data transfer In Mixed Timing Systems

Authors: Mansi Jhamb, Prof. R.K. Sharma, Prof. A.K. Gupta

Abstract: In the current scenario, with the increasing integration densities, most system-on-chip designs are partitioned into multiple clock domains. In this paper an asynchronous FIFO (First-in First-out pipeline) design is employed as a data transfer interface between two independent clock domains. Since the clocks on the either sides of the FIFO run at a different speed, the task to ensure the correct data transmission through this FIFO is manually performed. Firstly an existing asynchronous FIFO design is discussed and simulated. Gate-level simulation results depicted the flaw in existing design. In order to solve this problem, a novel modified asynchronous FIFO design is proposed. The results obtained from proposed design are in perfect accordance with theoretical expectations. The proposed asynchronous FIFO design outperforms the existing design in terms of accuracy and speed. In order to evaluate the performance of the FIFO designs presented in this paper, the circuits were implemented in  $0.24\mu$  TSMC CMOS technology and simulated at 2.5V using HSpice (© Avant! Corporation). The layout design of the proposed FIFO is also presented.

Keywords: Asynchronous, Globally Asynchronous Locally Synchronous (GALS), FIFO, Clock, HSpice, CMOS, C-element

Conference Title: ICEP 2014: International Conference on Electronic Publications

**Conference Location :** journal city, WASET **Conference Dates :** November 23-23, 2014