Other Open Access

# Two Methods of the Clock Jitter Measurement Aimed at Embedded TRNG Testing

Oto Petura; Marek Laban; Elie Noumon Allini; Viktor Fischer

### Dublin Core Export

<?xml version='1.0' encoding='utf-8'?>
<oai_dc:dc xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:oai_dc="http://www.openarchives.org/OAI/2.0/oai_dc/" xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance" xsi:schemaLocation="http://www.openarchives.org/OAI/2.0/oai_dc/ http://www.openarchives.org/OAI/2.0/oai_dc.xsd">
<dc:creator>Oto Petura</dc:creator>
<dc:creator>Marek Laban</dc:creator>
<dc:creator>Elie Noumon Allini</dc:creator>
<dc:creator>Viktor Fischer</dc:creator>
<dc:date>2018-06-06</dc:date>
<dc:description>In modern cryptographic systems, security is based on quality and unpredictability of confidential keys. These keys are generated in random number generators using random physical phenomena appearing inside the cryptographic system on chip. The most frequently used source of randomness in digital devices is the jitter of clock signals generated inside the device in ring oscillators, self-timed rings, RC oscillators, phase-locked loops (PLLs), etc. The quality and unpredictability of generated numbers depends on the quality and the size of the clock jitter. It is therefore a good practice to monitor this jitter continuously using some embedded jitter measurement method. The measured jitter parameters can be then used as input parameters of the stochastic model used to estimate entropy, which characterizes unpredictability of generated numbers. In this paper, we present and compare two methods of embedded jitter assessment based on the measurement of the variance of counter values, obtained by counting the periods of the jittery clock during a time interval defined by a reference clock generated in the same device. Besides comparing obvious design results such as area, speed, and power consumption, we observe and discuss the impact of the two embedded variance measurement methods on the clock jitter itself, and compare the behavior of the two clock generators used as sources of randomness with and without clock variance measurement circuitry, and with and without additional logic such as an AES cipher, which perturbs the variance computation, as it is the case in most cryptographic embedded systems. This comparison is very important for a good estimation of the low entropy bound from the measurement results.
</dc:description>
<dc:identifier>https://zenodo.org/record/1284209</dc:identifier>
<dc:identifier>10.5281/zenodo.1284209</dc:identifier>
<dc:identifier>oai:zenodo.org:1284209</dc:identifier>
<dc:language>eng</dc:language>
<dc:relation>info:eu-repo/grantAgreement/EC/H2020/644052/</dc:relation>
<dc:relation>doi:10.5281/zenodo.1284208</dc:relation>
<dc:relation>url:https://zenodo.org/communities/hector</dc:relation>
<dc:rights>info:eu-repo/semantics/openAccess</dc:rights>
<dc:subject>TRNG</dc:subject>
<dc:subject>jitter</dc:subject>
<dc:subject>ring oscillators</dc:subject>
<dc:subject>variance</dc:subject>
<dc:title>Two Methods of the Clock Jitter Measurement Aimed at Embedded TRNG Testing</dc:title>
<dc:type>info:eu-repo/semantics/other</dc:type>
<dc:type>publication-other</dc:type>
</oai_dc:dc>

20
10
views