# Effects of Channel Hot Carrier Stress on III-V Bulk Planar MOSFETs

N. Wrachien, A. Cester, D. Bari, E. Zanoni, G. Meneghesso Department of Information Engineering University of Padova Via Gradenigo 6B, Padova – Italy phone: +39-0498277625, fax: +39-0498277699; e-mail: wrachien@dei.unipd.it

> Y.Q. Wu and P.D. Ye School of Electrical and Computer Engineering Purdue University West Lafayette, IN 47906, U.S.A.

*Abstract*—We performed channel hot carrier stress on enhancement-mode, inversion-type III-V MOSFETs with  $Al_2O_3$ gate dielectric. The stress induces subthreshold swing degradation, increase on the threshold voltage and reduction of drain saturation current. Nonetheless, no appreciable transconductance degradation can be observed at least with a stress time as long as  $10^5$  s.

Keywords-stress; III-V MOSFET; reliability; Hot Carrier Stress.

# I. INTRODUCTION

As the Moore's law proceeds with its trends, new technologies are being investigated, to allow the increase of the transistor density [1-3]. One of the main problems of highspeed ULSI devices is the dynamic power dissipation, which depends on the square of the power supply voltage. On the other hand, in order to operate at high frequencies, the power supply voltage must be kept high enough to achieve a small dynamic ON-resistance value. However, the dynamic ONresistance value not only depends on the power supply voltage, but also on the carrier mobility. For this reason, many efforts are currently being undertaken to find techniques or materials, which allow higher electron mobility than plain silicon. Among them, we can cite the use of intrinsic silicon, strain techniques and the employment of III-V high mobility semiconductors. The usage of III-V semiconductors seems a good choice for n-MOSFETs, as they allow for very high electron mobility values. High mobility MOSFETs permit to lower the supply voltages, reducing the power dissipation, while maintaining high speed capability.

In the past, MOSFETs based on III-V semiconductors were affected by many problems, mainly due to the Fermi level

pinning, because of the lack of a good gate dielectric. In fact, the native oxide forms a very poor interface with the III-V semiconductor, resulting in extremely limited electrical performances [4-11]. Consequently, a lot of research has been carried out to find materials and deposition techniques to improve the interface quality [12]-[25].

Now, both flatband and inversion mode III-V MOSFETs allow to reach electron mobility exceeding  $5000 \text{ cm}^2 \text{V}^{-1} \text{s}^{-1}$  [17],[26],[27]. However, despite these improvements, III-V MOSFETs have still many open issues, such as very exacerbated short channel effects [28], which negatively impact on the static power consumption. Furthermore, the reliability of III-V MOSFETs is still a widely unexplored field.

In this work, we performed channel hot carrier (CHC) stresses on InGaAs inversion-type enhancement-mode MOSFETs. While the effects CHC stresses have been thoroughly studied on silicon MOSFETs [29]-[36], to our knowledge, this is the first work, which reports the effects of CHC stress on III-V MOSFETs.

This work is organized as follows: in Section II, we describe the devices and the experimental procedure; in Section III-A, we show and discuss the gate and drain current stress kinetics;



Figure 1. Cross section of the devices used throughout this work.

This work was partially supported by Progetto di Ateneo 2009 – Università di Padova, Italy (Project Number CPDA083941).

The work at Purdue University is supported by United States National Science Foundation and the SRC FCRP MSD Center.

in Section III-B, we discuss the impact on the electrical characteristics and the degradation kinetics on some important MOSFETs parameters; finally, in Section IV, we draw our conclusions.

#### II. EXPERIMENTAL AND DEVICES

Throughout this work, we analyzed inversion-type enhancement-mode InGaAs with  $Al_2O_3$  gate dielectric. Fig. 1 shows a schematic cross section of the analyzed devices. A 500-nm p-type  $4\times10^{17}$ /cm<sup>3</sup> buffer layer, a 300-nm p-type  $1\times10^{17}$ /cm<sup>3</sup> In<sub>0.53</sub>Ga<sub>0.47</sub>As layer, and a 12-nm strained p-type  $1\times10^{17}$ /cm<sup>3</sup> In<sub>0.75</sub>Ga<sub>0.25</sub>As channel were sequentially grown by molecular beam epitaxy over a p<sup>+</sup>-InP substrate. The devices feature a 5-nm  $Al_2O_3$  gate oxide, grown by ALD at 300°C, after (NH<sub>4</sub>)<sub>2</sub>S surface treatment. For further details, the interested reader may refer to [28]. The MOSFETs feature a 250-nm gate length and a 5-µm channel width.

The procedure for the CHC stress is schematically shown in Fig. 2. The devices were initially characterized and they were subjected to a stress-characterization-relax-characterization loop, which lasted until a total cumulative stress time of  $10^5$ s was reached. During each stress step, we applied a drain-to-source voltage double of the gate-to-source voltage ( $V_{DS} = 2 \cdot V_{GS}$ ), which also grants the lowest gate dielectric field along the whole channel length. In this way, electrons are strongly accelerated by the high drain to source electric fields and they become "hot".

The  $V_{DS}$  stress voltages were 2.5V, 2.6V, 2.7V and 2.8V. These values were empirically chosen to achieve a measurable degradation within the 10<sup>5</sup>-s stress time. The low-field phase



Figure 2. Experimental stress procedure used in this work.

consists of a 200-s constant bias time, in which we monitor the gate current at  $V_{GS}$ =0.8V. In this way, we can identify if a permanent gate dielectric damage occurred. The 200-s relax phase was introduced to neutralize any unstably trapped charge, which may affect the first characterization performed after each stress step. During the relax phase, the gate was biased to -0.5V, while the other terminals were grounded.

### III. RESULTS AND DISCUSSIONS

#### A. Gate and drain currents stress kinetics

In Fig. 3, we plot the gate and drain current evolutions measured during the stress, performed with the lowest ( $V_{DS}$ =2.5V, see Fig. 3a) and highest ( $V_{DS}$ =2.8V, see Fig. 3b) stress voltages. Remarkably, the gate current is below 1pA in Fig. 3a for the whole stress duration ( $V_{DS,stress}$ =2.5V), but it features a noticeable increase after 2 hours when the higher  $V_{DS}$  stress voltage (2.8V, Fig. 3b) is employed. At the end of the stress of Fig. 3b, the gate current value exceeds 10nA, indicating that a soft breakdown occurred. The drain current decreases during stress, indicating that some degradation is occurring, likely due to stress induced interface traps, as we will discuss later. These traps, in turn, increase the subthreshold swing, thus the device threshold voltage increases, decreasing



Figure 3. Evolution of the gate (red, left axis) and drain currents (blue, right axis) measured during the 2.5-V (a) and 2.8-V (b)  $V_{DS}$  stress. The relax and low-field phases are not shown here.

the drain current value. Similar behavior occurs when  $V_{DS}=2.7V$  ( $V_{GS}=1.35V$ ). Instead, no noticeable gate current increase is observed before  $10^5$ s if  $V_{DS}\leq 2.6V$  ( $V_{GS}\leq 1.3V$ ).

Noticeably, the  $V_{GS}$  and  $|V_{GD}|$  values are at most equal to 1.4V, corresponding to a gate dielectric field as low as 2.8MV/cm during the stress. Despite such a low field, dielectric (soft) breakdown occurred. It is interesting to compare this result with what we found in [37]-[38] with a staircase gate stress. In fact, in [37]-[38], dielectric breakdown occurred only when the gate-to-source voltage was higher than 3.8V, corresponding to a dielectric field almost 3 times higher. Also, other authors reported much higher Al<sub>2</sub>O<sub>3</sub> breakdown fields [39]-[41]. Nonetheless, there are many differences with respect the previous works. In fact:

1) In [37]-[38], there was almost no drain-to-source current during the stress, while, in this work, a current as high as 3 mA flows through the channel, and hot electrons are generated (CHC stress). Hot electrons can damage the device near the drain if adequate countermeasures are not employed [31]-[34]. Furthermore, hot electrons might generate electron-hole pairs by impact ionizations. This is very likely because of the very narrow In<sub>0.75</sub>Ga<sub>0.25</sub>As energy-gap (about 0.55eV). In this way, holes might be accelerated and induce damage near the source. In the literature there are some works on conventional silicon MOSFETs, which investigated the accelerated oxide breakdown induced by CHC [36]-[37]. In these works, the gate and drain bias voltages allowed not only hot carrier generation but also injection in the oxide, because the electron energy overwhelmed the conduction band offset, and there was a positive gate to drain voltage. In our case, the conduction band offsets are as small as 2.4eV [42], and with our V<sub>DS</sub> values we can generate hot electrons with enough energy to overcome the barrier height at the interface. However, in this work,  $V_G < V_D$ , so injection of hot electrons is very unlikely, at least at the



Figure 4. Gate current measured during the low-field phase after a breakdown occurred in stress performed at  $V_{DS}$ =2.7V. The gate current shows discrete level fluctuations, which we highlighted using horizontal lines.

drain side.

Because of the relatively low thermal resistivity, we estimated that the temperature rise at the channel is very small, below 10°C, therefore we might exclude the temperature rise as main factor for the accelerated degradation phenomena.

2) In [37]-[38] the stress time was considerably shorter than that used in this work. Therefore, it's reasonable that much higher gate-to source voltages were required to induce a dielectric breakdown in such a short time.

3) The breakdown effects in this work are much less severe than those reached in [37]-[38]. This is not unexpected, as the electric field were much higher in [37]-[38], so catastrophic breakdowns are much more likely to occur. In contrast, we believe that few dielectric traps are generated in this work, thus the increased gate leakage arises from few percolation paths in the gate dielectric, and due to (multi-) trap assisted tunneling.



Figure 5. Samples of  $I_D$ - $V_{GS}$  curves measured after the relax phases of the stress performed with  $V_{DS}$ =2.8V. For clarity, we only show the curves measured at selected intervals. In the same Figure, the currents are plotted in linear (right axis) and logarithmic (left axis) scale. These curves were taken with  $V_{DS}$ =200mV



Figure 6.  $I_G$ - $V_{GS}$  (taken with  $V_{DS}$ =200mV) at different stress times ( $V_{DS,stress}$ =2.8V). Before 8000s of stress time, the gate current is below 1pA. After 28000 s, a microbreakdown can be observed from the increased gate current.

This behavior is similar to conventional silicon MOSFETs subjected to constant current or constant voltage gate stress after soft-breakdown [43]. These gate currents are frequently characterized by multilevel random-telegraph-noise (RTN). In Fig. 4, we show an example of gate current evolution measured during the low-field phase at the end of the stress performed with  $V_{DS}$ =2.8V. Noticeably, discrete-level fluctuations can be observed, indicating that the gate leakage current indeed comes from few discrete traps in the gate dielectric.

#### B. Effects on the I-V characteristics and degradation kinetics

In Fig. 5 and 6 we plot some representative samples of  $I_D$ - $V_{GS}$  and  $I_G$ - $V_{GS}$  taken after various stress times. This device was stressed with  $V_{DS}$ =2.8V ( $V_{GS}$ =1.4V). The curves shown in Fig. 5 and 6, were taken with  $V_{DS}$ =0.2V. The most noticeable variations are:



Figure 7. Evolution of the subthreshold swing (S) as a function of the stress time, for various stress voltages.



Figure 8. Evolution of the  $V_{GS}$  required to achieve  $I_D$ =0.1mA as a function of the stress time.

1) The increase in the subthreshold slope.

2) The decrease of the drain current.

3) The increase of the gate current after the last steps on the device stressed with  $V_{DS}=2.8V$ .

From the curves measured after the relax phase of each stress step, we calculated the following parameters:

1) The subthreshold swing (S), shown in Fig.7.

2) The gate to source voltage required to achieve  $I_D=100\mu A$ , shown in Fig. 8, with  $V_{DS}=0.2V$ 

3) The saturation drain current with  $V_{GS}=V_{DS}=1V$ , shown in Fig. 9.



Figure 9. Evolution of the saturation drain current as a function of the stress time. After an initial increase, the current constantly drops as the stress time increases.



Figure 10. Evolution of the transconductance averaged between  $I_D$ =60  $\mu$ A and  $I_D$ =100 $\mu$ A. The variations are below the measurement noise.

4) The average transconductance value  $(g_m)$  evaluated between  $I_D = 60\mu A$  and  $I_D = 100\mu A$ , shown in Fig. 10.

For each stress voltage value, in Figs. 7-10 we plotted the average values calculated from all the stressed samples.

As anticipated in the previous section, a soft breakdown occurred in some samples stressed at the higher voltages (2.7V and 2.8V). After breakdown, the gate current permanently increases and it becomes measurable even at V<sub>GS</sub> values much smaller than the stress voltages. Noticeably, we found two different kinds of oxide breakdown, which we might tentatively ascribe to the different locations of the breakdown (near the source or near the drain). One (found on one device stressed with  $V_{DS}=2.8V$ , see Fig. 11a), likely occurred both at the drain and at the source, because there is a strong  $V_{DS}$  dependence on the I<sub>G</sub>-V<sub>GS</sub> curves. Furthermore, this is also confirmed by the I<sub>G</sub> measured during stress, which becomes negative after 8200 s, indicating that, at the breakdown location, the gate has a lower voltage than the channel (the sign of  $I_G$  is not shown in Fig. 3). Another (found on one device stressed with  $V_{DS}=2.7V$ , see Fig 11b) likely experienced a breakdown only near the source, because the IG-VGS curves are symmetric with respect the origin and there is almost no dependence on V<sub>DS</sub>. This is also



Figure 11.  $I_G$ - $V_{GS}$  (absolute value) on a device which had a breakdown both near the source and drain (a) and only at the source (b), taken at different  $V_{DS}$  values. When the breakdown occurs just at the source, almost no  $V_{DS}$  dependence is observed.

confirmed by the positive I<sub>G</sub> during the 2.7-V stress (not shown). As discussed above, the regions near the drain and source are most likely to experience the strongest degradation. In fact, with our setup, in the gate dielectric regions near the source and near the drain, the electric field is larger (with opposite polarity). Furthermore, energetic electrons (near the drain) and holes (near the drain) are present. It is also worth to remark that in [38] we found that the positive gate-bias induces breakdown earlier than negative-gate bias. This might explain why we found a breakdown at the drain only on devices stressed at  $V_{DS}$ =2.8V, while we found breakdown at the source also on devices stressed at V<sub>DS</sub>=2.7V In fact, V<sub>GS</sub> is positive, while  $V_{GD}$  is negative, so we expect that the breakdown near the drain will occur later. Noticeably, the oxide breakdown does not induce an abrupt varation on the transfer characteristics.

During the stress, the subthreshold swing increases, as shown in Fig. 7, due to the interface degradation, that is, due to generation of new traps. The subthreshold swing increase is more pronounced at the higher stress voltage, especially in the latter stress steps. In fact, only after long stress times the additional stress-induced interface trap density becomes comparable with the interface trap density of the fresh device. The increased subthreshold swing has other detrimental effects on the electrical characteristics, as can be seen from Fig. 8, where we show the  $V_{GS}$  required to achieve  $I_D = 0.1$ mA. In other words, the threshold voltage increases and higher V<sub>GS</sub> values are required to achieve the same drain current value. The effects of the increased subthreshold swing can be also seen on the saturation drain current, which decreases after 50-150 s of CHC stress (see Fig. 9). Noticeably, there is an initial increase of the saturation current, but we can tentatively ascribe this to positive charge trapping, which decreases the device flatband voltage. When the effects of interface trap generation overwhelm the positive charge trapping, a turnover occurs. The reduced saturation drain current also means that the device turn-on becomes slower as the stress proceeds, as the dynamic resistance (which depends on the I<sub>D.sat</sub>) increases.

Remarkably, the  $I_D$ - $V_{GS}$  curves after each stress step are strongly stretched out in the subthreshold region, but they are only negligibly affected in the linear region. In fact, by leftward shifting each curve after stress, it is possible to almost perfectly overlap each  $I_D$ - $V_{GS}$  in the linear region. Of course, the overlap is not possible in the subthreshold region. This suggests that the device transconductance in the linear region is almost not affected by the stress, as confirmed by Fig. 10, where we show the transconductance, which shows changes smaller than 7% with no monotonic trends as a function of the stress time.

This allows us to make an interesting observation, because the subthreshold slope increases, but the transconductance (if evaluated as a function of the drain current) does not decrease noticeably. This suggests us that:

1) The new traps are not effective as electron scattering centers. In particular, we believe the additional stress-induced trap density might not be large enough to appreciably affect the electron mobility. For instance, from the 60-mV/dec increase on S (see Fig. 7) on the device stressed at 2.8V, we estimated an increase on the interface trap density of about  $8 \cdot 10^{12}$  cm<sup>2</sup> eV<sup>-1</sup>. For comparison, for similar devices in [44] the authors reported a donor-like interface trap density in the order between 1 and  $3.5 \ 10^{13}$  cm<sup>-2</sup> eV<sup>-1</sup>.

2) These traps are energetically located deep enough so that, once inversion is reached, they are (almost) all already filled, so that they do not stretch out the I-V curve anymore. For instance, from the 200-mV increase on the threshold voltage (see Fig. 8), we estimate that the number of interface trapped electrons is  $1.7 \ 10^{12} \text{ cm}^{-2}$ .

In [44] it was found that process-induced traps were donortype. However, by comparing our I-V curves with those simulated in [44] we conclude that CHC-stress-induced traps are acceptor type. In fact, as can be seen from Fig. 5, the I-V curves show very small off-state current variations, while there is a large positive threshold voltage variation. Acceptor-traps were also found as the main responsible for the permanent I-V degradation after constant voltage stress performed on similar devices [45]. In [45] the acceptor traps were supposed located in the conduction band, with a tail in the energy gap. The presence of such acceptor trap distribution is also consistent with the noticeable transconductance degradation found in our previous work (see [37]). However, in the present work, we do not find appreciable transconductance degradation. Therefore, we argue that our CHC stress procedure generates only deep acceptor traps, without affecting the trap concentration near the conduction band. The differences between this work and [37], [45] are not surprising, due to the different stress techniques. In fact, in [37] and [45], a uniform gate injection was employed ( $V_D = V_S = 0V$ ) instead of CHC stress. Furthermore, higher dielectric field were employed in [45] and [37] (about 3.8MV/cm in [45], and even more in [37]), while the maximum field in this work is at most 2.8MV/cm.

## IV. CONCLUSIONS

In this work we showed the first results of CHC stresses performed on III-V inversion mode MOSFETs.

The stress not only induces interface trap generation but also it eventually leads to a soft breakdown if the stress voltages are high enough. However the soft breakdown is reached at dielectric fields much lower than those reported in previous works MOSFETs and capacitors employing Al<sub>2</sub>O<sub>3</sub>. This increased sensitivity might be induced by the hot carriers.

The interface trap generation reduces the ON-state current due to subthreshold swing degradation, which increases the device threshold voltage. However, the stress-induced additional interface traps seem not to affect the electron mobility, at least with our stress procedure. We ascribed this behavior to the generation of deep acceptor-like interface traps.

#### REFERENCES

- R. Chau, S. Datta, and A. Majumdar, "Opportunities and challenges of III–V nanoelectronics for future high speed, low power logic applications," in Proc. IEEE CSIC Tech. Dig., 2005, pp. 17–20.
- [2] 'Process integration, devices, and structures' in 'International technology roadmap for semiconductors', 2007, ITRS. p. 3-4, www.itrs.net.
- [3] Semiconductor Research Corporation website: www.src.org.
- [4] H. Becke, R. Hall, and J. White, "Gallium arsenide MOS transistors," Solid-State Electronics., vol. 8, pp. 813–823, 1965.
- [5] T. Ito and Y. Sakai, "The GaAs inversion-type MIS transistors," Solid-State Electronics., vol. 17, no. 7, pp. 751–759, 1974.
- [6] B. Bayraktaroglu, E. Kohn, and H. L. Hartnagel, "First anodic-oxide GaAs M.O.S.F.E.T.S based on easy technological processes," Electronics Lett., vol. 12, no. 2, pp. 53–54, 1976.
- [7] A. Colquhoun, E. Kohn, and H. L. Hartnagel, "Improved enhancement/ depletion GaAs MOSFET using anodic oxide as the gate insulator," IEEE Trans. Elec. Dev., vol. 25, pp. 375–376, Mar. 1978.
- [8] T. Mimura, K. Odani, N. Yokoyama, and M. Fukuta, "New structure of enhancement-mode GaAs microwave M.O.S.F.E.T.," Electron. Lett., vol. 14, no. 16, pp. 500–502, 1978.
- [9] T. Mimura, K. Odani, N. Yokoyama, Y. Nakayama, and M. Fukuta, "GaAs microwave MOSFETs," IEEE Trans. Elec. Dev., vol.25, pp. 573–579, June 1978.
- [10] K. Kamimura and Y. Sakai, "The properties of GaAs–Al O and InP–Al O interfaces and the fabrication of MIS field-effect transistors," Thin Solid Films, vol. 56, pp. 215–223, 1979.
- [11] G. G. Fountain, R. A. Rudder, S. V. Hattangady, R. J. Markunas, and J. A. Hutchby, "Demonstration of an n-channel inversion mode GaAs MISFET," in IEDM Tech. Dig., Dec. 1989, pp. 887–889.
- [12] Y. C. Wang et al., "Advances in GaAs MOSFETs using Ga2O3 (Gd<sub>2</sub>O<sub>3</sub>) as gate oxide," in Proc. Mater. Res. Soc. Symp., 1999, vol. 573, pp. 219– 225.
- [13] M. Passlack, J. K. Abrokwah, R. Droopad, Z.Yu, C. Overgaard, S. I.Yi, M. Hale, J. Sexton, and A. C. Kummel, "Self-aligned GaAs p-channel enhancement mode MOS heterostructure field-effect transistor," IEEE Electron Device Lett., vol. 23, no. 9, pp. 508–510, Sep. 2002.
- [14] M. Hale, S.I. Yi, J.Z. Sexton, A.C. Kummel, and M. Passlack, "Scanning Tunneling Microscopy and Spectroscopy of Gallium Oxide Deposition and Oxidation on GaAs(001)-c(2x8)/(2x4)", J. Chemical Physics, vol. 119, no. 13, pp.6719 -6728, 2003.
- [15] Z. Yu, C. M. Overgaard, R. Droopad, M. Passlack, and J. K. Abrokwah, "Growth and physical properties of GaO thin films on GaAs(001) substrate by molecular-beam epitaxy," Appl. Phys. Lett., vol. 82, no. 18, pp. 2978–2980, May 2003.
- [16] M. Passlack, R. Droopad, K. Rajagopalan, J. Abrokwah, R. Gregory, D. Nguyen, "High Mobility NMOSFET Structure with High-K Dielectric," IEEE Electron. Dev. Lett., vol. 26, no. 10, pp. 713-715, 2005.
- [17] R. Droopad, K. Rajagopalan, J. Abrokwah, M. Canonico, and M. Passlack, "In<sub>0.75</sub>Ga<sub>0.25</sub>As Channel Layers with Record Mobility Exceeding 12,000 cm<sup>2</sup>/Vs for Use in High-K Dielectric NMOSFETs," Solid State Electronics, vol. 50, no.7-8, pp. 1175-1177, 2006.
- [18] Y. Xuan, H. C. Lin, P. D. Ye, and G. D.Wilk, "Capacitance-voltage studies on enhancement-mode InGaAs metal-oxide-semiconductor fieldeffecttransistor using atomic-layer-deposited Al2O3 gate dielectric," Appl. Phys. Lett., vol. 88, no. 26, pp. 263 518–263 520, Jun. 2006.
- [19] K. Rajagopalan, J. Abrokwah, R. Droopad, and M. Passlack, "Enhancement-mode GaAs n-channel MOSFET," IEEE Electron Devices Lett., vol. 27, no. 12, pp. 959–962, Dec. 2006.
- [20] I. Ok et al., "Self-Aligned n- and p-channel GaAs MOSFETs on undoped and p-type substrates using HfO2 and silicon interface passivation layer," in IEDM Tech. Dig., Dec. 2006, pp. 829–832.
- [21] K. Rajagopalan et al., "1-µm enhancement mode GaAs n-channel MOSFETs with transconductance exceeding 250 mS/mm," IEEE Electron Devices Lett., vol. 28, no. 2, pp. 100–102, Feb. 2007.

- [22] Y. Sun et al., "Enhancement-mode buried-channel In<sub>0.70</sub>Ga<sub>0.30</sub>As/ In<sub>0.52</sub>Al<sub>0.48</sub>As MOSFETs with high-k gate dielectrics," IEEE Electron Devices Lett., vol. 28, no. 6, pp. 473–475, Jun. 2007.
- [23] H. C. Lin et al., "Enhancement-mode GaAs metal-oxide-semiconductor high-electron-mobility transistors with atomic layer deposited Al<sub>2</sub>O<sub>3</sub> as gate dielectric," Appl. Phys. Lett., vol. 91, no. 21, pp. 212 101–212 103, Nov. 2007.
- [24] Y. Xuan, Y. Q. Wu, H. C. Lin, T. Shen, and P. D. Ye, "Submicrometer inversion-type enhancement-mode InGaAs MOSFET with atomiclayerdeposited Al<sub>2</sub>O<sub>3</sub> as gate dielectric," IEEE Electron Devices Lett., vol. 28, no. 11, pp. 935–938, Nov. 2007.
- [25] Y. Xuan, Y. Q. Wu, T. Shen, T. Yang, and P. D. Ye, "High performance submicron inversion-type enhancement-mode InGaAs MOSFETs with ALD Al<sub>2</sub>O<sub>3</sub>, HfO<sub>2</sub>, HfAIO as gate dielectrics," in IEDM Tech. Dig., Dec. 2007, pp. 637–640.
- [26] M. Passlack, R. Droopad, K. Rajagopalan, J. Abrokwah, P. Zurcher; P. Fejes, "High Mobility III-V Mosfet Technology," . *IEEE Compound Semiconductor Integrated Circuit Symposium*, 2006. CSIC 2006, pp.39-42, Nov. 2006
- [27] R.J.W. Hill, D.A.J. Moran, Li Xu, Zhou Haiping, D. Macintyre, S. Thoms, A. Asenov, P. Zurcher, K. Rajagopalan, J. Abrokwah, R. Droopad, M. Passlack, I.G. Thayne, "Enhancement-Mode GaAs MOSFETs With an In<sub>0.3</sub> Ga<sub>0.7</sub>As Channel, a Mobility of Over 5000 cm<sup>2</sup>/V ·s, and Transconductance of Over 475 μS/μm," *IEEE Electron Device Letters*, vol.28, no.12, pp.1080-1082, Dec. 2007
- [28] Y.Q. Wu, W.K. Wang, O. Koybasi, D.N. Zakharov, E.A. Stach, S. Nakahara, J. Hwang, P.D.Ye, "0.8-V Supply Voltage Deep-Submicrometer Inversion-Mode In<sub>0.75</sub>Ga<sub>0.25</sub>As MOSFET," *IEEE Electron Device Letters*, vol.30, no.7, pp.700-702, July 2009.
- [29] E. Amat, T. Kauerauf, R. Degraeve, A. De Keersgieter, R. Rodriguez, M. Nafria, X. Aymerich, and G. Groeseneken, "Channel Hot-Carrier degradation in short-channel transistors with high-k/metal gate stacks," IEEE Trans. Device Mater. Rel., vol. 9, no. 3, pp. 425–430, Sep. 2009.
- [30] E. Li, E. Rosenbaum, J. Tao, G. C. F. Yeap, M. R. Lin, and P. Fang, "Hot carrier effects in nMOSFETs in 0.1 μm CMOS technology," in IEEE Int. Rel. Phys. Symp. Proc., 1999, vol. 37, pp. 253–258.
- [31] M. Kinugawa, M. Kakuma, S.Yokogawa, and K. Hashimoto, "Submicro MLDD NMOSFET for 5 V operation," in VLSI Symp. Tech. Dig., 1985, pp. 116–117.
- [32] T. Hori, K. Kurimoto, T. Yabu, and G. Fuse, "A new submicron MOSFET with LATID (large-angle-tilt implanted drain) structure," in VLSI Symp. Tech. Dig., 1988, pp. 15–16.
- [33] D. Nayak, M. Y. Hao, J. Umali, and R. Rakkhit, "A comprehensive study of performance and reliability of P, As, and hybrid As/P n LDD junctions for deep-submicron CMOS logic technology," IEEE Electron Device Lett., vol. 18, pp. 281–283, June 1997.
- [34] H. C.-H. Wang, C. H. Diaz, B.-K. Liew, J. S.-C. Sun, and T. Wang, "Hot carrier reliability improvement by utilizing phosphorus transient enhanced diffusion for input/output devices of deep submicron CMOS technology," IEEE Electron Device Lett., vol. 21, pp. 598–600, 2000.
- [35] B. Kaczer, F. Crupi, R. Degraeve, Ph. Roussel, C. Ciofi, and G. Groeseneken, "Observation of hot-carrier-induced nFET gate-oxide breakdown in dynamically stressed CMOS circuits," in IEDM Tech. Dig., 2002, p. 171.
- [36] Y. Luo, D. Nayak, D. Gitlin, M.-Y. Hao, C.-H. Kao, and C.-H. Wang, "Oxide Reliability of Drain Engineered I/O NMOS From Hot Carrier Injection," IEEE Electron Device Lett., vol. 24, pp. 686-688, 2003.
- [37] N. Wrachien, A. Cester, E. Zanoni, G. Meneghesso, Y.Q. Wu, and P.D. Ye, "Degradation of III-V inversion-type enhancement-mode MOSFETs," in Proc of IEEE Int. Rel. Phys. Symp., pp. 536-542, 2010.
- [38] N. Wrachien, A. Cester, E. Zanoni, Y.Q. Wu, P.D. Ye, and G. Meneghesso, "Effects of Positive and Negative Stresses on III-V MOSFETs With Al2O3 Gate Dielectric," IEEE Electron Device Lett., vol. 32, pp. 488-490, 2011.
- [39] H. C. Lin, P. D. Ye, and G. D. Wilk," Leakage current and breakdown electric-field studies on ultrathin atomic-layer-deposited Al2O3 on GaAs," Appl. Phys. Lett. 87, 182904, 2005.
- [40] M.D. Groner, J.W. Elam, F.H. Fabreguette, S.M. George, "Electrical characterization of thin Al2O3 films grownby atomic layer deposition on

silicon and various metal substrates," Thin Solid Films 413 (2002) 186-197.

- [41] D.G. Park,H.J. Cho, K.Y. Lim, C. Lim, I.S. Yeo, J.S. Roh, and J. W. Park, "Characteristics of n+ polycrystalline-Si/Al2O3/Si metal-oxide-semiconductor structures prepared by atomic layer chemical vapor deposition using Al, (CH3)...3 and H2O vapor," ,Appl. Phys. Journ., vol. 89, 2001, pp. 6275-6280.
- [43] A. Cester, L. Bandiera, G. Ghidini, I. Bloom, and A. Paccagnella, "Soft breakdown current noise in ultra-thin gate oxides," Solid State Electron., vol. 46, pp. 1019–1025, 2002.
- [44] D. Varghese, Y. Xuan, Y. Q. Wu, T. Shen, P. D. Ye, and M. A. Alam, "Multi-probe Interface Characterization of In0.65Ga0.35As/Al2O3 MOSFET" Tech. Dig. - Int. Electron Devices Meet. 2008, pp. 379.
- [45] G. F. Jiao, W. Cao, Y. Xuan, D. M. Huang, P. D. Ye, and M. F. Li "Positive Bias Temperature Instability Degradation of InGaAs n-MOSFETs with Al<sub>2</sub>O<sub>3</sub> Gate Dielectric," in IEDM Tech. Dig., Dec.2011, pp. 606-609.